diff options
| -rw-r--r-- | drivers/clk/rockchip/Makefile | 1 | ||||
| -rw-r--r-- | drivers/clk/rockchip/clk.c | 209 | ||||
| -rw-r--r-- | drivers/clk/rockchip/clk.h | 250 |
3 files changed, 460 insertions, 0 deletions
diff --git a/drivers/clk/rockchip/Makefile b/drivers/clk/rockchip/Makefile index 8d3aefad2e73..0068a8b560b3 100644 --- a/drivers/clk/rockchip/Makefile +++ b/drivers/clk/rockchip/Makefile | |||
| @@ -3,3 +3,4 @@ | |||
| 3 | # | 3 | # |
| 4 | 4 | ||
| 5 | obj-y += clk-rockchip.o | 5 | obj-y += clk-rockchip.o |
| 6 | obj-y += clk.o | ||
diff --git a/drivers/clk/rockchip/clk.c b/drivers/clk/rockchip/clk.c new file mode 100644 index 000000000000..aa15d5ae51d1 --- /dev/null +++ b/drivers/clk/rockchip/clk.c | |||
| @@ -0,0 +1,209 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (c) 2014 MundoReader S.L. | ||
| 3 | * Author: Heiko Stuebner <heiko@sntech.de> | ||
| 4 | * | ||
| 5 | * based on | ||
| 6 | * | ||
| 7 | * samsung/clk.c | ||
| 8 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. | ||
| 9 | * Copyright (c) 2013 Linaro Ltd. | ||
| 10 | * Author: Thomas Abraham <thomas.ab@samsung.com> | ||
| 11 | * | ||
| 12 | * This program is free software; you can redistribute it and/or modify | ||
| 13 | * it under the terms of the GNU General Public License as published by | ||
| 14 | * the Free Software Foundation; either version 2 of the License, or | ||
| 15 | * (at your option) any later version. | ||
| 16 | * | ||
| 17 | * This program is distributed in the hope that it will be useful, | ||
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 20 | * GNU General Public License for more details. | ||
| 21 | */ | ||
| 22 | |||
| 23 | #include <linux/slab.h> | ||
| 24 | #include <linux/clk.h> | ||
| 25 | #include <linux/clk-provider.h> | ||
| 26 | #include "clk.h" | ||
| 27 | |||
| 28 | /** | ||
| 29 | * Register a clock branch. | ||
| 30 | * Most clock branches have a form like | ||
| 31 | * | ||
| 32 | * src1 --|--\ | ||
| 33 | * |M |--[GATE]-[DIV]- | ||
| 34 | * src2 --|--/ | ||
| 35 | * | ||
| 36 | * sometimes without one of those components. | ||
| 37 | */ | ||
| 38 | struct clk *rockchip_clk_register_branch(const char *name, | ||
| 39 | const char **parent_names, u8 num_parents, void __iomem *base, | ||
| 40 | int muxdiv_offset, u8 mux_shift, u8 mux_width, u8 mux_flags, | ||
| 41 | u8 div_shift, u8 div_width, u8 div_flags, | ||
| 42 | struct clk_div_table *div_table, int gate_offset, | ||
| 43 | u8 gate_shift, u8 gate_flags, unsigned long flags, | ||
| 44 | spinlock_t *lock) | ||
| 45 | { | ||
| 46 | struct clk *clk; | ||
| 47 | struct clk_mux *mux = NULL; | ||
| 48 | struct clk_gate *gate = NULL; | ||
| 49 | struct clk_divider *div = NULL; | ||
| 50 | const struct clk_ops *mux_ops = NULL, *div_ops = NULL, | ||
| 51 | *gate_ops = NULL; | ||
| 52 | |||
| 53 | if (num_parents > 1) { | ||
| 54 | mux = kzalloc(sizeof(*mux), GFP_KERNEL); | ||
| 55 | if (!mux) | ||
| 56 | return ERR_PTR(-ENOMEM); | ||
| 57 | |||
| 58 | mux->reg = base + muxdiv_offset; | ||
| 59 | mux->shift = mux_shift; | ||
| 60 | mux->mask = BIT(mux_width) - 1; | ||
| 61 | mux->flags = mux_flags; | ||
| 62 | mux->lock = lock; | ||
| 63 | mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops | ||
| 64 | : &clk_mux_ops; | ||
| 65 | } | ||
| 66 | |||
| 67 | if (gate_offset >= 0) { | ||
| 68 | gate = kzalloc(sizeof(*gate), GFP_KERNEL); | ||
| 69 | if (!gate) | ||
| 70 | return ERR_PTR(-ENOMEM); | ||
| 71 | |||
| 72 | gate->flags = gate_flags; | ||
| 73 | gate->reg = base + gate_offset; | ||
| 74 | gate->bit_idx = gate_shift; | ||
| 75 | gate->lock = lock; | ||
| 76 | gate_ops = &clk_gate_ops; | ||
| 77 | } | ||
| 78 | |||
| 79 | if (div_width > 0) { | ||
| 80 | div = kzalloc(sizeof(*div), GFP_KERNEL); | ||
| 81 | if (!div) | ||
| 82 | return ERR_PTR(-ENOMEM); | ||
| 83 | |||
| 84 | div->flags = div_flags; | ||
| 85 | div->reg = base + muxdiv_offset; | ||
| 86 | div->shift = div_shift; | ||
| 87 | div->width = div_width; | ||
| 88 | div->lock = lock; | ||
| 89 | div->table = div_table; | ||
| 90 | div_ops = (div_flags & CLK_DIVIDER_READ_ONLY) | ||
| 91 | ? &clk_divider_ro_ops | ||
| 92 | : &clk_divider_ops; | ||
| 93 | } | ||
| 94 | |||
| 95 | clk = clk_register_composite(NULL, name, parent_names, num_parents, | ||
| 96 | mux ? &mux->hw : NULL, mux_ops, | ||
| 97 | div ? &div->hw : NULL, div_ops, | ||
| 98 | gate ? &gate->hw : NULL, gate_ops, | ||
| 99 | flags); | ||
| 100 | |||
| 101 | return clk; | ||
| 102 | } | ||
| 103 | |||
| 104 | static DEFINE_SPINLOCK(clk_lock); | ||
| 105 | static struct clk **clk_table; | ||
| 106 | static void __iomem *reg_base; | ||
| 107 | static struct clk_onecell_data clk_data; | ||
| 108 | |||
| 109 | void __init rockchip_clk_init(struct device_node *np, void __iomem *base, | ||
| 110 | unsigned long nr_clks) | ||
| 111 | { | ||
| 112 | reg_base = base; | ||
| 113 | |||
| 114 | clk_table = kcalloc(nr_clks, sizeof(struct clk *), GFP_KERNEL); | ||
| 115 | if (!clk_table) | ||
| 116 | pr_err("%s: could not allocate clock lookup table\n", __func__); | ||
| 117 | |||
| 118 | clk_data.clks = clk_table; | ||
| 119 | clk_data.clk_num = nr_clks; | ||
| 120 | of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); | ||
| 121 | } | ||
| 122 | |||
| 123 | void rockchip_clk_add_lookup(struct clk *clk, unsigned int id) | ||
| 124 | { | ||
| 125 | if (clk_table && id) | ||
| 126 | clk_table[id] = clk; | ||
| 127 | } | ||
| 128 | |||
| 129 | void __init rockchip_clk_register_branches( | ||
| 130 | struct rockchip_clk_branch *list, | ||
| 131 | unsigned int nr_clk) | ||
| 132 | { | ||
| 133 | struct clk *clk = NULL; | ||
| 134 | unsigned int idx; | ||
| 135 | unsigned long flags; | ||
| 136 | |||
| 137 | for (idx = 0; idx < nr_clk; idx++, list++) { | ||
| 138 | flags = list->flags; | ||
| 139 | |||
| 140 | /* catch simple muxes */ | ||
| 141 | switch (list->branch_type) { | ||
| 142 | case branch_mux: | ||
| 143 | clk = clk_register_mux(NULL, list->name, | ||
| 144 | list->parent_names, list->num_parents, | ||
| 145 | flags, reg_base + list->muxdiv_offset, | ||
| 146 | list->mux_shift, list->mux_width, | ||
| 147 | list->mux_flags, &clk_lock); | ||
| 148 | break; | ||
| 149 | case branch_divider: | ||
| 150 | if (list->div_table) | ||
| 151 | clk = clk_register_divider_table(NULL, | ||
| 152 | list->name, list->parent_names[0], | ||
| 153 | flags, reg_base + list->muxdiv_offset, | ||
| 154 | list->div_shift, list->div_width, | ||
| 155 | list->div_flags, list->div_table, | ||
| 156 | &clk_lock); | ||
| 157 | else | ||
| 158 | clk = clk_register_divider(NULL, list->name, | ||
| 159 | list->parent_names[0], flags, | ||
| 160 | reg_base + list->muxdiv_offset, | ||
| 161 | list->div_shift, list->div_width, | ||
| 162 | list->div_flags, &clk_lock); | ||
| 163 | break; | ||
| 164 | case branch_fraction_divider: | ||
| 165 | /* unimplemented */ | ||
| 166 | continue; | ||
| 167 | break; | ||
| 168 | case branch_gate: | ||
| 169 | flags |= CLK_SET_RATE_PARENT; | ||
| 170 | |||
| 171 | /* keep all gates untouched for now */ | ||
| 172 | flags |= CLK_IGNORE_UNUSED; | ||
| 173 | |||
| 174 | clk = clk_register_gate(NULL, list->name, | ||
| 175 | list->parent_names[0], flags, | ||
| 176 | reg_base + list->gate_offset, | ||
| 177 | list->gate_shift, list->gate_flags, &clk_lock); | ||
| 178 | break; | ||
| 179 | case branch_composite: | ||
| 180 | /* keep all gates untouched for now */ | ||
| 181 | flags |= CLK_IGNORE_UNUSED; | ||
| 182 | |||
| 183 | clk = rockchip_clk_register_branch(list->name, | ||
| 184 | list->parent_names, list->num_parents, | ||
| 185 | reg_base, list->muxdiv_offset, list->mux_shift, | ||
| 186 | list->mux_width, list->mux_flags, | ||
| 187 | list->div_shift, list->div_width, | ||
| 188 | list->div_flags, list->div_table, | ||
| 189 | list->gate_offset, list->gate_shift, | ||
| 190 | list->gate_flags, flags, &clk_lock); | ||
| 191 | break; | ||
| 192 | } | ||
| 193 | |||
| 194 | /* none of the cases above matched */ | ||
| 195 | if (!clk) { | ||
| 196 | pr_err("%s: unknown clock type %d\n", | ||
| 197 | __func__, list->branch_type); | ||
| 198 | continue; | ||
| 199 | } | ||
| 200 | |||
| 201 | if (IS_ERR(clk)) { | ||
| 202 | pr_err("%s: failed to register clock %s: %ld\n", | ||
| 203 | __func__, list->name, PTR_ERR(clk)); | ||
| 204 | continue; | ||
| 205 | } | ||
| 206 | |||
| 207 | rockchip_clk_add_lookup(clk, list->id); | ||
| 208 | } | ||
| 209 | } | ||
diff --git a/drivers/clk/rockchip/clk.h b/drivers/clk/rockchip/clk.h new file mode 100644 index 000000000000..5b051b011c18 --- /dev/null +++ b/drivers/clk/rockchip/clk.h | |||
| @@ -0,0 +1,250 @@ | |||
| 1 | /* | ||
| 2 | * Copyright (c) 2014 MundoReader S.L. | ||
| 3 | * Author: Heiko Stuebner <heiko@sntech.de> | ||
| 4 | * | ||
| 5 | * based on | ||
| 6 | * | ||
| 7 | * samsung/clk.h | ||
| 8 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. | ||
| 9 | * Copyright (c) 2013 Linaro Ltd. | ||
| 10 | * Author: Thomas Abraham <thomas.ab@samsung.com> | ||
| 11 | * | ||
| 12 | * This program is free software; you can redistribute it and/or modify | ||
| 13 | * it under the terms of the GNU General Public License as published by | ||
| 14 | * the Free Software Foundation; either version 2 of the License, or | ||
| 15 | * (at your option) any later version. | ||
| 16 | * | ||
| 17 | * This program is distributed in the hope that it will be useful, | ||
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 20 | * GNU General Public License for more details. | ||
| 21 | */ | ||
| 22 | |||
| 23 | #ifndef CLK_ROCKCHIP_CLK_H | ||
| 24 | #define CLK_ROCKCHIP_CLK_H | ||
| 25 | |||
| 26 | #include <linux/io.h> | ||
| 27 | #include <linux/clk.h> | ||
| 28 | #include <linux/clk-provider.h> | ||
| 29 | |||
| 30 | #define HIWORD_UPDATE(val, mask, shift) \ | ||
| 31 | ((val) << (shift) | (mask) << ((shift) + 16)) | ||
| 32 | |||
| 33 | /* register positions shared by RK2928, RK3066 and RK3188 */ | ||
| 34 | #define RK2928_PLL_CON(x) (x * 0x4) | ||
| 35 | #define RK2928_MODE_CON 0x40 | ||
| 36 | #define RK2928_CLKSEL_CON(x) (x * 0x4 + 0x44) | ||
| 37 | #define RK2928_CLKGATE_CON(x) (x * 0x4 + 0xd0) | ||
| 38 | #define RK2928_GLB_SRST_FST 0x100 | ||
| 39 | #define RK2928_GLB_SRST_SND 0x104 | ||
| 40 | #define RK2928_SOFTRST_CON(x) (x * 0x4 + 0x110) | ||
| 41 | #define RK2928_MISC_CON 0x134 | ||
| 42 | |||
| 43 | #define PNAME(x) static const char *x[] __initconst | ||
| 44 | |||
| 45 | enum rockchip_clk_branch_type { | ||
| 46 | branch_composite, | ||
| 47 | branch_mux, | ||
| 48 | branch_divider, | ||
| 49 | branch_fraction_divider, | ||
| 50 | branch_gate, | ||
| 51 | }; | ||
| 52 | |||
| 53 | struct rockchip_clk_branch { | ||
| 54 | unsigned int id; | ||
| 55 | enum rockchip_clk_branch_type branch_type; | ||
| 56 | const char *name; | ||
| 57 | const char **parent_names; | ||
| 58 | u8 num_parents; | ||
| 59 | unsigned long flags; | ||
| 60 | int muxdiv_offset; | ||
| 61 | u8 mux_shift; | ||
| 62 | u8 mux_width; | ||
| 63 | u8 mux_flags; | ||
| 64 | u8 div_shift; | ||
| 65 | u8 div_width; | ||
| 66 | u8 div_flags; | ||
| 67 | struct clk_div_table *div_table; | ||
| 68 | int gate_offset; | ||
| 69 | u8 gate_shift; | ||
| 70 | u8 gate_flags; | ||
| 71 | }; | ||
| 72 | |||
| 73 | #define COMPOSITE(_id, cname, pnames, f, mo, ms, mw, mf, ds, dw,\ | ||
| 74 | df, go, gs, gf) \ | ||
| 75 | { \ | ||
| 76 | .id = _id, \ | ||
| 77 | .branch_type = branch_composite, \ | ||
| 78 | .name = cname, \ | ||
| 79 | .parent_names = pnames, \ | ||
| 80 | .num_parents = ARRAY_SIZE(pnames), \ | ||
| 81 | .flags = f, \ | ||
| 82 | .muxdiv_offset = mo, \ | ||
| 83 | .mux_shift = ms, \ | ||
| 84 | .mux_width = mw, \ | ||
| 85 | .mux_flags = mf, \ | ||
| 86 | .div_shift = ds, \ | ||
| 87 | .div_width = dw, \ | ||
| 88 | .div_flags = df, \ | ||
| 89 | .gate_offset = go, \ | ||
| 90 | .gate_shift = gs, \ | ||
| 91 | .gate_flags = gf, \ | ||
| 92 | } | ||
| 93 | |||
| 94 | #define COMPOSITE_NOMUX(_id, cname, pname, f, mo, ds, dw, df, \ | ||
| 95 | go, gs, gf) \ | ||
| 96 | { \ | ||
| 97 | .id = _id, \ | ||
| 98 | .branch_type = branch_composite, \ | ||
| 99 | .name = cname, \ | ||
| 100 | .parent_names = (const char *[]){ pname }, \ | ||
| 101 | .num_parents = 1, \ | ||
| 102 | .flags = f, \ | ||
| 103 | .muxdiv_offset = mo, \ | ||
| 104 | .div_shift = ds, \ | ||
| 105 | .div_width = dw, \ | ||
| 106 | .div_flags = df, \ | ||
| 107 | .gate_offset = go, \ | ||
| 108 | .gate_shift = gs, \ | ||
| 109 | .gate_flags = gf, \ | ||
| 110 | } | ||
| 111 | |||
| 112 | #define COMPOSITE_NOMUX_DIVTBL(_id, cname, pname, f, mo, ds, dw,\ | ||
| 113 | df, dt, go, gs, gf) \ | ||
| 114 | { \ | ||
| 115 | .id = _id, \ | ||
| 116 | .branch_type = branch_composite, \ | ||
| 117 | .name = cname, \ | ||
| 118 | .parent_names = (const char *[]){ pname }, \ | ||
| 119 | .num_parents = 1, \ | ||
| 120 | .flags = f, \ | ||
| 121 | .muxdiv_offset = mo, \ | ||
| 122 | .div_shift = ds, \ | ||
| 123 | .div_width = dw, \ | ||
| 124 | .div_flags = df, \ | ||
| 125 | .div_table = dt, \ | ||
| 126 | .gate_offset = go, \ | ||
| 127 | .gate_shift = gs, \ | ||
| 128 | .gate_flags = gf, \ | ||
| 129 | } | ||
| 130 | |||
| 131 | #define COMPOSITE_NODIV(_id, cname, pnames, f, mo, ms, mw, mf, \ | ||
| 132 | go, gs, gf) \ | ||
| 133 | { \ | ||
| 134 | .id = _id, \ | ||
| 135 | .branch_type = branch_composite, \ | ||
| 136 | .name = cname, \ | ||
| 137 | .parent_names = pnames, \ | ||
| 138 | .num_parents = ARRAY_SIZE(pnames), \ | ||
| 139 | .flags = f, \ | ||
| 140 | .muxdiv_offset = mo, \ | ||
| 141 | .mux_shift = ms, \ | ||
| 142 | .mux_width = mw, \ | ||
| 143 | .mux_flags = mf, \ | ||
| 144 | .gate_offset = go, \ | ||
| 145 | .gate_shift = gs, \ | ||
| 146 | .gate_flags = gf, \ | ||
| 147 | } | ||
| 148 | |||
| 149 | #define COMPOSITE_NOGATE(_id, cname, pnames, f, mo, ms, mw, mf, \ | ||
| 150 | ds, dw, df) \ | ||
| 151 | { \ | ||
| 152 | .id = _id, \ | ||
| 153 | .branch_type = branch_composite, \ | ||
| 154 | .name = cname, \ | ||
| 155 | .parent_names = pnames, \ | ||
| 156 | .num_parents = ARRAY_SIZE(pnames), \ | ||
| 157 | .flags = f, \ | ||
| 158 | .muxdiv_offset = mo, \ | ||
| 159 | .mux_shift = ms, \ | ||
| 160 | .mux_width = mw, \ | ||
| 161 | .mux_flags = mf, \ | ||
| 162 | .div_shift = ds, \ | ||
| 163 | .div_width = dw, \ | ||
| 164 | .div_flags = df, \ | ||
| 165 | .gate_offset = -1, \ | ||
| 166 | } | ||
| 167 | |||
| 168 | #define COMPOSITE_FRAC(_id, cname, pname, f, mo, df, go, gs, gf)\ | ||
| 169 | { \ | ||
| 170 | .id = _id, \ | ||
| 171 | .branch_type = branch_fraction_divider, \ | ||
| 172 | .name = cname, \ | ||
| 173 | .parent_names = (const char *[]){ pname }, \ | ||
| 174 | .num_parents = 1, \ | ||
| 175 | .flags = f, \ | ||
| 176 | .muxdiv_offset = mo, \ | ||
| 177 | .div_shift = 16, \ | ||
| 178 | .div_width = 16, \ | ||
| 179 | .div_flags = df, \ | ||
| 180 | .gate_offset = go, \ | ||
| 181 | .gate_shift = gs, \ | ||
| 182 | .gate_flags = gf, \ | ||
| 183 | } | ||
| 184 | |||
| 185 | #define MUX(_id, cname, pnames, f, o, s, w, mf) \ | ||
| 186 | { \ | ||
| 187 | .id = _id, \ | ||
| 188 | .branch_type = branch_mux, \ | ||
| 189 | .name = cname, \ | ||
| 190 | .parent_names = pnames, \ | ||
| 191 | .num_parents = ARRAY_SIZE(pnames), \ | ||
| 192 | .flags = f, \ | ||
| 193 | .muxdiv_offset = o, \ | ||
| 194 | .mux_shift = s, \ | ||
| 195 | .mux_width = w, \ | ||
| 196 | .mux_flags = mf, \ | ||
| 197 | .gate_offset = -1, \ | ||
| 198 | } | ||
| 199 | |||
| 200 | #define DIV(_id, cname, pname, f, o, s, w, df) \ | ||
| 201 | { \ | ||
| 202 | .id = _id, \ | ||
| 203 | .branch_type = branch_divider, \ | ||
| 204 | .name = cname, \ | ||
| 205 | .parent_names = (const char *[]){ pname }, \ | ||
| 206 | .num_parents = 1, \ | ||
| 207 | .flags = f, \ | ||
| 208 | .muxdiv_offset = o, \ | ||
| 209 | .div_shift = s, \ | ||
| 210 | .div_width = w, \ | ||
| 211 | .div_flags = df, \ | ||
| 212 | .gate_offset = -1, \ | ||
| 213 | } | ||
| 214 | |||
| 215 | #define DIVTBL(_id, cname, pname, f, o, s, w, df, dt) \ | ||
| 216 | { \ | ||
| 217 | .id = _id, \ | ||
| 218 | .branch_type = branch_divider, \ | ||
| 219 | .name = cname, \ | ||
| 220 | .parent_names = (const char *[]){ pname }, \ | ||
| 221 | .num_parents = 1, \ | ||
| 222 | .flags = f, \ | ||
| 223 | .muxdiv_offset = o, \ | ||
| 224 | .div_shift = s, \ | ||
| 225 | .div_width = w, \ | ||
| 226 | .div_flags = df, \ | ||
| 227 | .div_table = dt, \ | ||
| 228 | } | ||
| 229 | |||
| 230 | #define GATE(_id, cname, pname, f, o, b, gf) \ | ||
| 231 | { \ | ||
| 232 | .id = _id, \ | ||
| 233 | .branch_type = branch_gate, \ | ||
| 234 | .name = cname, \ | ||
| 235 | .parent_names = (const char *[]){ pname }, \ | ||
| 236 | .num_parents = 1, \ | ||
| 237 | .flags = f, \ | ||
| 238 | .gate_offset = o, \ | ||
| 239 | .gate_shift = b, \ | ||
| 240 | .gate_flags = gf, \ | ||
| 241 | } | ||
| 242 | |||
| 243 | |||
| 244 | void rockchip_clk_init(struct device_node *np, void __iomem *base, | ||
| 245 | unsigned long nr_clks); | ||
| 246 | void rockchip_clk_add_lookup(struct clk *clk, unsigned int id); | ||
| 247 | void rockchip_clk_register_branches(struct rockchip_clk_branch *clk_list, | ||
| 248 | unsigned int nr_clk); | ||
| 249 | |||
| 250 | #endif | ||
