diff options
-rw-r--r-- | arch/arm/boot/dts/qcom-msm8660-surf.dts | 11 | ||||
-rw-r--r-- | arch/arm/boot/dts/qcom-msm8960-cdp.dts | 18 | ||||
-rw-r--r-- | arch/arm/boot/dts/qcom-msm8974.dtsi | 24 |
3 files changed, 53 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/qcom-msm8660-surf.dts b/arch/arm/boot/dts/qcom-msm8660-surf.dts index 1187185cf25b..68a72f5507b9 100644 --- a/arch/arm/boot/dts/qcom-msm8660-surf.dts +++ b/arch/arm/boot/dts/qcom-msm8660-surf.dts | |||
@@ -2,6 +2,8 @@ | |||
2 | 2 | ||
3 | /include/ "skeleton.dtsi" | 3 | /include/ "skeleton.dtsi" |
4 | 4 | ||
5 | #include <dt-bindings/clock/qcom,gcc-msm8660.h> | ||
6 | |||
5 | / { | 7 | / { |
6 | model = "Qualcomm MSM8660 SURF"; | 8 | model = "Qualcomm MSM8660 SURF"; |
7 | compatible = "qcom,msm8660-surf", "qcom,msm8660"; | 9 | compatible = "qcom,msm8660-surf", "qcom,msm8660"; |
@@ -37,11 +39,20 @@ | |||
37 | #interrupt-cells = <2>; | 39 | #interrupt-cells = <2>; |
38 | }; | 40 | }; |
39 | 41 | ||
42 | gcc: clock-controller@900000 { | ||
43 | compatible = "qcom,gcc-msm8660"; | ||
44 | #clock-cells = <1>; | ||
45 | #reset-cells = <1>; | ||
46 | reg = <0x900000 0x4000>; | ||
47 | }; | ||
48 | |||
40 | serial@19c40000 { | 49 | serial@19c40000 { |
41 | compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; | 50 | compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; |
42 | reg = <0x19c40000 0x1000>, | 51 | reg = <0x19c40000 0x1000>, |
43 | <0x19c00000 0x1000>; | 52 | <0x19c00000 0x1000>; |
44 | interrupts = <0 195 0x0>; | 53 | interrupts = <0 195 0x0>; |
54 | clocks = <&gcc GSBI12_UART_CLK>, <&gcc GSBI12_H_CLK>; | ||
55 | clock-names = "core", "iface"; | ||
45 | }; | 56 | }; |
46 | 57 | ||
47 | qcom,ssbi@500000 { | 58 | qcom,ssbi@500000 { |
diff --git a/arch/arm/boot/dts/qcom-msm8960-cdp.dts b/arch/arm/boot/dts/qcom-msm8960-cdp.dts index 6ccbac77931e..7c30de4fa302 100644 --- a/arch/arm/boot/dts/qcom-msm8960-cdp.dts +++ b/arch/arm/boot/dts/qcom-msm8960-cdp.dts | |||
@@ -2,6 +2,8 @@ | |||
2 | 2 | ||
3 | /include/ "skeleton.dtsi" | 3 | /include/ "skeleton.dtsi" |
4 | 4 | ||
5 | #include <dt-bindings/clock/qcom,gcc-msm8960.h> | ||
6 | |||
5 | / { | 7 | / { |
6 | model = "Qualcomm MSM8960 CDP"; | 8 | model = "Qualcomm MSM8960 CDP"; |
7 | compatible = "qcom,msm8960-cdp", "qcom,msm8960"; | 9 | compatible = "qcom,msm8960-cdp", "qcom,msm8960"; |
@@ -37,11 +39,27 @@ | |||
37 | reg = <0x800000 0x4000>; | 39 | reg = <0x800000 0x4000>; |
38 | }; | 40 | }; |
39 | 41 | ||
42 | gcc: clock-controller@900000 { | ||
43 | compatible = "qcom,gcc-msm8960"; | ||
44 | #clock-cells = <1>; | ||
45 | #reset-cells = <1>; | ||
46 | reg = <0x900000 0x4000>; | ||
47 | }; | ||
48 | |||
49 | clock-controller@4000000 { | ||
50 | compatible = "qcom,mmcc-msm8960"; | ||
51 | reg = <0x4000000 0x1000>; | ||
52 | #clock-cells = <1>; | ||
53 | #reset-cells = <1>; | ||
54 | }; | ||
55 | |||
40 | serial@16440000 { | 56 | serial@16440000 { |
41 | compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; | 57 | compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; |
42 | reg = <0x16440000 0x1000>, | 58 | reg = <0x16440000 0x1000>, |
43 | <0x16400000 0x1000>; | 59 | <0x16400000 0x1000>; |
44 | interrupts = <0 154 0x0>; | 60 | interrupts = <0 154 0x0>; |
61 | clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>; | ||
62 | clock-names = "core", "iface"; | ||
45 | }; | 63 | }; |
46 | 64 | ||
47 | qcom,ssbi@500000 { | 65 | qcom,ssbi@500000 { |
diff --git a/arch/arm/boot/dts/qcom-msm8974.dtsi b/arch/arm/boot/dts/qcom-msm8974.dtsi index 6ac94967d2d3..9e5dadb101eb 100644 --- a/arch/arm/boot/dts/qcom-msm8974.dtsi +++ b/arch/arm/boot/dts/qcom-msm8974.dtsi | |||
@@ -2,6 +2,8 @@ | |||
2 | 2 | ||
3 | #include "skeleton.dtsi" | 3 | #include "skeleton.dtsi" |
4 | 4 | ||
5 | #include <dt-bindings/clock/qcom,gcc-msm8974.h> | ||
6 | |||
5 | / { | 7 | / { |
6 | model = "Qualcomm MSM8974"; | 8 | model = "Qualcomm MSM8974"; |
7 | compatible = "qcom,msm8974"; | 9 | compatible = "qcom,msm8974"; |
@@ -93,5 +95,27 @@ | |||
93 | compatible = "qcom,pshold"; | 95 | compatible = "qcom,pshold"; |
94 | reg = <0xfc4ab000 0x4>; | 96 | reg = <0xfc4ab000 0x4>; |
95 | }; | 97 | }; |
98 | |||
99 | gcc: clock-controller@fc400000 { | ||
100 | compatible = "qcom,gcc-msm8974"; | ||
101 | #clock-cells = <1>; | ||
102 | #reset-cells = <1>; | ||
103 | reg = <0xfc400000 0x4000>; | ||
104 | }; | ||
105 | |||
106 | mmcc: clock-controller@fd8c0000 { | ||
107 | compatible = "qcom,mmcc-msm8974"; | ||
108 | #clock-cells = <1>; | ||
109 | #reset-cells = <1>; | ||
110 | reg = <0xfd8c0000 0x6000>; | ||
111 | }; | ||
112 | |||
113 | serial@f991e000 { | ||
114 | compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; | ||
115 | reg = <0xf991e000 0x1000>; | ||
116 | interrupts = <0 108 0x0>; | ||
117 | clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; | ||
118 | clock-names = "core", "iface"; | ||
119 | }; | ||
96 | }; | 120 | }; |
97 | }; | 121 | }; |