diff options
| -rw-r--r-- | arch/arm/mach-realview/realview_pb11mp.c | 314 | ||||
| -rw-r--r-- | include/asm-arm/arch-realview/board-pb11mp.h | 186 | ||||
| -rw-r--r-- | include/asm-arm/arch-realview/irqs.h | 1 |
3 files changed, 501 insertions, 0 deletions
diff --git a/arch/arm/mach-realview/realview_pb11mp.c b/arch/arm/mach-realview/realview_pb11mp.c new file mode 100644 index 000000000000..f7b6bec20e86 --- /dev/null +++ b/arch/arm/mach-realview/realview_pb11mp.c | |||
| @@ -0,0 +1,314 @@ | |||
| 1 | /* | ||
| 2 | * linux/arch/arm/mach-realview/realview_pb11mp.c | ||
| 3 | * | ||
| 4 | * Copyright (C) 2008 ARM Limited | ||
| 5 | * Copyright (C) 2000 Deep Blue Solutions Ltd | ||
| 6 | * | ||
| 7 | * This program is free software; you can redistribute it and/or modify | ||
| 8 | * it under the terms of the GNU General Public License as published by | ||
| 9 | * the Free Software Foundation; either version 2 of the License, or | ||
| 10 | * (at your option) any later version. | ||
| 11 | * | ||
| 12 | * This program is distributed in the hope that it will be useful, | ||
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 15 | * GNU General Public License for more details. | ||
| 16 | * | ||
| 17 | * You should have received a copy of the GNU General Public License | ||
| 18 | * along with this program; if not, write to the Free Software | ||
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | ||
| 20 | */ | ||
| 21 | |||
| 22 | #include <linux/init.h> | ||
| 23 | #include <linux/platform_device.h> | ||
| 24 | #include <linux/sysdev.h> | ||
| 25 | #include <linux/amba/bus.h> | ||
| 26 | |||
| 27 | #include <asm/hardware.h> | ||
| 28 | #include <asm/io.h> | ||
| 29 | #include <asm/irq.h> | ||
| 30 | #include <asm/leds.h> | ||
| 31 | #include <asm/mach-types.h> | ||
| 32 | #include <asm/hardware/gic.h> | ||
| 33 | #include <asm/hardware/icst307.h> | ||
| 34 | #include <asm/hardware/cache-l2x0.h> | ||
| 35 | |||
| 36 | #include <asm/mach/arch.h> | ||
| 37 | #include <asm/mach/flash.h> | ||
| 38 | #include <asm/mach/map.h> | ||
| 39 | #include <asm/mach/mmc.h> | ||
| 40 | #include <asm/mach/time.h> | ||
| 41 | |||
| 42 | #include <asm/arch/board-pb11mp.h> | ||
| 43 | #include <asm/arch/irqs.h> | ||
| 44 | |||
| 45 | #include "core.h" | ||
| 46 | #include "clock.h" | ||
| 47 | |||
| 48 | static struct map_desc realview_pb11mp_io_desc[] __initdata = { | ||
| 49 | { | ||
| 50 | .virtual = IO_ADDRESS(REALVIEW_SYS_BASE), | ||
| 51 | .pfn = __phys_to_pfn(REALVIEW_SYS_BASE), | ||
| 52 | .length = SZ_4K, | ||
| 53 | .type = MT_DEVICE, | ||
| 54 | }, { | ||
| 55 | .virtual = IO_ADDRESS(REALVIEW_PB11MP_GIC_CPU_BASE), | ||
| 56 | .pfn = __phys_to_pfn(REALVIEW_PB11MP_GIC_CPU_BASE), | ||
| 57 | .length = SZ_4K, | ||
| 58 | .type = MT_DEVICE, | ||
| 59 | }, { | ||
| 60 | .virtual = IO_ADDRESS(REALVIEW_PB11MP_GIC_DIST_BASE), | ||
| 61 | .pfn = __phys_to_pfn(REALVIEW_PB11MP_GIC_DIST_BASE), | ||
| 62 | .length = SZ_4K, | ||
| 63 | .type = MT_DEVICE, | ||
| 64 | }, { | ||
| 65 | .virtual = IO_ADDRESS(REALVIEW_TC11MP_GIC_CPU_BASE), | ||
| 66 | .pfn = __phys_to_pfn(REALVIEW_TC11MP_GIC_CPU_BASE), | ||
| 67 | .length = SZ_4K, | ||
| 68 | .type = MT_DEVICE, | ||
| 69 | }, { | ||
| 70 | .virtual = IO_ADDRESS(REALVIEW_TC11MP_GIC_DIST_BASE), | ||
| 71 | .pfn = __phys_to_pfn(REALVIEW_TC11MP_GIC_DIST_BASE), | ||
| 72 | .length = SZ_4K, | ||
| 73 | .type = MT_DEVICE, | ||
| 74 | }, { | ||
| 75 | .virtual = IO_ADDRESS(REALVIEW_SCTL_BASE), | ||
| 76 | .pfn = __phys_to_pfn(REALVIEW_SCTL_BASE), | ||
| 77 | .length = SZ_4K, | ||
| 78 | .type = MT_DEVICE, | ||
| 79 | }, { | ||
| 80 | .virtual = IO_ADDRESS(REALVIEW_PB11MP_TIMER0_1_BASE), | ||
| 81 | .pfn = __phys_to_pfn(REALVIEW_PB11MP_TIMER0_1_BASE), | ||
| 82 | .length = SZ_4K, | ||
| 83 | .type = MT_DEVICE, | ||
| 84 | }, { | ||
| 85 | .virtual = IO_ADDRESS(REALVIEW_PB11MP_TIMER2_3_BASE), | ||
| 86 | .pfn = __phys_to_pfn(REALVIEW_PB11MP_TIMER2_3_BASE), | ||
| 87 | .length = SZ_4K, | ||
| 88 | .type = MT_DEVICE, | ||
| 89 | }, { | ||
| 90 | .virtual = IO_ADDRESS(REALVIEW_TC11MP_L220_BASE), | ||
| 91 | .pfn = __phys_to_pfn(REALVIEW_TC11MP_L220_BASE), | ||
| 92 | .length = SZ_8K, | ||
| 93 | .type = MT_DEVICE, | ||
| 94 | }, | ||
| 95 | #ifdef CONFIG_DEBUG_LL | ||
| 96 | { | ||
| 97 | .virtual = IO_ADDRESS(REALVIEW_PB11MP_UART0_BASE), | ||
| 98 | .pfn = __phys_to_pfn(REALVIEW_PB11MP_UART0_BASE), | ||
| 99 | .length = SZ_4K, | ||
| 100 | .type = MT_DEVICE, | ||
| 101 | }, | ||
| 102 | #endif | ||
| 103 | }; | ||
| 104 | |||
| 105 | static void __init realview_pb11mp_map_io(void) | ||
| 106 | { | ||
| 107 | iotable_init(realview_pb11mp_io_desc, ARRAY_SIZE(realview_pb11mp_io_desc)); | ||
| 108 | } | ||
| 109 | |||
| 110 | /* | ||
| 111 | * RealView PB11MPCore AMBA devices | ||
| 112 | */ | ||
| 113 | |||
| 114 | #define GPIO2_IRQ { IRQ_PB11MP_GPIO2, NO_IRQ } | ||
| 115 | #define GPIO2_DMA { 0, 0 } | ||
| 116 | #define GPIO3_IRQ { IRQ_PB11MP_GPIO3, NO_IRQ } | ||
| 117 | #define GPIO3_DMA { 0, 0 } | ||
| 118 | #define AACI_IRQ { IRQ_TC11MP_AACI, NO_IRQ } | ||
| 119 | #define AACI_DMA { 0x80, 0x81 } | ||
| 120 | #define MMCI0_IRQ { IRQ_TC11MP_MMCI0A, IRQ_TC11MP_MMCI0B } | ||
| 121 | #define MMCI0_DMA { 0x84, 0 } | ||
| 122 | #define KMI0_IRQ { IRQ_TC11MP_KMI0, NO_IRQ } | ||
| 123 | #define KMI0_DMA { 0, 0 } | ||
| 124 | #define KMI1_IRQ { IRQ_TC11MP_KMI1, NO_IRQ } | ||
| 125 | #define KMI1_DMA { 0, 0 } | ||
| 126 | #define PB11MP_SMC_IRQ { NO_IRQ, NO_IRQ } | ||
| 127 | #define PB11MP_SMC_DMA { 0, 0 } | ||
| 128 | #define MPMC_IRQ { NO_IRQ, NO_IRQ } | ||
| 129 | #define MPMC_DMA { 0, 0 } | ||
| 130 | #define PB11MP_CLCD_IRQ { IRQ_PB11MP_CLCD, NO_IRQ } | ||
| 131 | #define PB11MP_CLCD_DMA { 0, 0 } | ||
| 132 | #define DMAC_IRQ { IRQ_PB11MP_DMAC, NO_IRQ } | ||
| 133 | #define DMAC_DMA { 0, 0 } | ||
| 134 | #define SCTL_IRQ { NO_IRQ, NO_IRQ } | ||
| 135 | #define SCTL_DMA { 0, 0 } | ||
| 136 | #define PB11MP_WATCHDOG_IRQ { IRQ_PB11MP_WATCHDOG, NO_IRQ } | ||
| 137 | #define PB11MP_WATCHDOG_DMA { 0, 0 } | ||
| 138 | #define PB11MP_GPIO0_IRQ { IRQ_PB11MP_GPIO0, NO_IRQ } | ||
| 139 | #define PB11MP_GPIO0_DMA { 0, 0 } | ||
| 140 | #define GPIO1_IRQ { IRQ_PB11MP_GPIO1, NO_IRQ } | ||
| 141 | #define GPIO1_DMA { 0, 0 } | ||
| 142 | #define PB11MP_RTC_IRQ { IRQ_TC11MP_RTC, NO_IRQ } | ||
| 143 | #define PB11MP_RTC_DMA { 0, 0 } | ||
| 144 | #define SCI_IRQ { IRQ_PB11MP_SCI, NO_IRQ } | ||
| 145 | #define SCI_DMA { 7, 6 } | ||
| 146 | #define PB11MP_UART0_IRQ { IRQ_TC11MP_UART0, NO_IRQ } | ||
| 147 | #define PB11MP_UART0_DMA { 15, 14 } | ||
| 148 | #define PB11MP_UART1_IRQ { IRQ_TC11MP_UART1, NO_IRQ } | ||
| 149 | #define PB11MP_UART1_DMA { 13, 12 } | ||
| 150 | #define PB11MP_UART2_IRQ { IRQ_PB11MP_UART2, NO_IRQ } | ||
| 151 | #define PB11MP_UART2_DMA { 11, 10 } | ||
| 152 | #define PB11MP_UART3_IRQ { IRQ_PB11MP_UART3, NO_IRQ } | ||
| 153 | #define PB11MP_UART3_DMA { 0x86, 0x87 } | ||
| 154 | #define PB11MP_SSP_IRQ { IRQ_PB11MP_SSP, NO_IRQ } | ||
| 155 | #define PB11MP_SSP_DMA { 9, 8 } | ||
| 156 | |||
| 157 | /* FPGA Primecells */ | ||
| 158 | AMBA_DEVICE(aaci, "fpga:04", AACI, NULL); | ||
| 159 | AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &realview_mmc0_plat_data); | ||
| 160 | AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL); | ||
| 161 | AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL); | ||
| 162 | AMBA_DEVICE(uart3, "fpga:09", PB11MP_UART3, NULL); | ||
| 163 | |||
| 164 | /* DevChip Primecells */ | ||
| 165 | AMBA_DEVICE(smc, "dev:00", PB11MP_SMC, NULL); | ||
| 166 | AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL); | ||
| 167 | AMBA_DEVICE(wdog, "dev:e1", PB11MP_WATCHDOG, NULL); | ||
| 168 | AMBA_DEVICE(gpio0, "dev:e4", PB11MP_GPIO0, NULL); | ||
| 169 | AMBA_DEVICE(gpio1, "dev:e5", GPIO1, NULL); | ||
| 170 | AMBA_DEVICE(gpio2, "dev:e6", GPIO2, NULL); | ||
| 171 | AMBA_DEVICE(rtc, "dev:e8", PB11MP_RTC, NULL); | ||
| 172 | AMBA_DEVICE(sci0, "dev:f0", SCI, NULL); | ||
| 173 | AMBA_DEVICE(uart0, "dev:f1", PB11MP_UART0, NULL); | ||
| 174 | AMBA_DEVICE(uart1, "dev:f2", PB11MP_UART1, NULL); | ||
| 175 | AMBA_DEVICE(uart2, "dev:f3", PB11MP_UART2, NULL); | ||
| 176 | AMBA_DEVICE(ssp0, "dev:f4", PB11MP_SSP, NULL); | ||
| 177 | |||
| 178 | /* Primecells on the NEC ISSP chip */ | ||
| 179 | AMBA_DEVICE(clcd, "issp:20", PB11MP_CLCD, &clcd_plat_data); | ||
| 180 | AMBA_DEVICE(dmac, "issp:30", DMAC, NULL); | ||
| 181 | |||
| 182 | static struct amba_device *amba_devs[] __initdata = { | ||
| 183 | &dmac_device, | ||
| 184 | &uart0_device, | ||
| 185 | &uart1_device, | ||
| 186 | &uart2_device, | ||
| 187 | &uart3_device, | ||
| 188 | &smc_device, | ||
| 189 | &clcd_device, | ||
| 190 | &sctl_device, | ||
| 191 | &wdog_device, | ||
| 192 | &gpio0_device, | ||
| 193 | &gpio1_device, | ||
| 194 | &gpio2_device, | ||
| 195 | &rtc_device, | ||
| 196 | &sci0_device, | ||
| 197 | &ssp0_device, | ||
| 198 | &aaci_device, | ||
| 199 | &mmc0_device, | ||
| 200 | &kmi0_device, | ||
| 201 | &kmi1_device, | ||
| 202 | }; | ||
| 203 | |||
| 204 | /* | ||
| 205 | * RealView PB11MPCore platform devices | ||
| 206 | */ | ||
| 207 | static struct resource realview_pb11mp_flash_resource[] = { | ||
| 208 | [0] = { | ||
| 209 | .start = REALVIEW_PB11MP_FLASH0_BASE, | ||
| 210 | .end = REALVIEW_PB11MP_FLASH0_BASE + REALVIEW_PB11MP_FLASH0_SIZE - 1, | ||
| 211 | .flags = IORESOURCE_MEM, | ||
| 212 | }, | ||
| 213 | [1] = { | ||
| 214 | .start = REALVIEW_PB11MP_FLASH1_BASE, | ||
| 215 | .end = REALVIEW_PB11MP_FLASH1_BASE + REALVIEW_PB11MP_FLASH1_SIZE - 1, | ||
| 216 | .flags = IORESOURCE_MEM, | ||
| 217 | }, | ||
| 218 | }; | ||
| 219 | |||
| 220 | static struct resource realview_pb11mp_smsc911x_resources[] = { | ||
| 221 | [0] = { | ||
| 222 | .start = REALVIEW_PB11MP_ETH_BASE, | ||
| 223 | .end = REALVIEW_PB11MP_ETH_BASE + SZ_64K - 1, | ||
| 224 | .flags = IORESOURCE_MEM, | ||
| 225 | }, | ||
| 226 | [1] = { | ||
| 227 | .start = IRQ_TC11MP_ETH, | ||
| 228 | .end = IRQ_TC11MP_ETH, | ||
| 229 | .flags = IORESOURCE_IRQ, | ||
| 230 | }, | ||
| 231 | }; | ||
| 232 | |||
| 233 | static struct platform_device realview_pb11mp_smsc911x_device = { | ||
| 234 | .name = "smc911x", | ||
| 235 | .id = 0, | ||
| 236 | .num_resources = ARRAY_SIZE(realview_pb11mp_smsc911x_resources), | ||
| 237 | .resource = realview_pb11mp_smsc911x_resources, | ||
| 238 | }; | ||
| 239 | |||
| 240 | static void __init gic_init_irq(void) | ||
| 241 | { | ||
| 242 | unsigned int pldctrl; | ||
| 243 | |||
| 244 | /* new irq mode with no DCC */ | ||
| 245 | writel(0x0000a05f, __io_address(REALVIEW_SYS_LOCK)); | ||
| 246 | pldctrl = readl(__io_address(REALVIEW_SYS_BASE) + REALVIEW_PB11MP_SYS_PLD_CTRL1); | ||
| 247 | pldctrl |= 2 << 22; | ||
| 248 | writel(pldctrl, __io_address(REALVIEW_SYS_BASE) + REALVIEW_PB11MP_SYS_PLD_CTRL1); | ||
| 249 | writel(0x00000000, __io_address(REALVIEW_SYS_LOCK)); | ||
| 250 | |||
| 251 | /* ARM11MPCore test chip GIC, primary */ | ||
| 252 | gic_cpu_base_addr = __io_address(REALVIEW_TC11MP_GIC_CPU_BASE); | ||
| 253 | gic_dist_init(0, __io_address(REALVIEW_TC11MP_GIC_DIST_BASE), 29); | ||
| 254 | gic_cpu_init(0, gic_cpu_base_addr); | ||
| 255 | |||
| 256 | /* board GIC, secondary */ | ||
| 257 | gic_dist_init(1, __io_address(REALVIEW_PB11MP_GIC_DIST_BASE), IRQ_PB11MP_GIC_START); | ||
| 258 | gic_cpu_init(1, __io_address(REALVIEW_PB11MP_GIC_CPU_BASE)); | ||
| 259 | gic_cascade_irq(1, IRQ_TC11MP_PB_IRQ1); | ||
| 260 | } | ||
| 261 | |||
| 262 | static void __init realview_pb11mp_timer_init(void) | ||
| 263 | { | ||
| 264 | timer0_va_base = __io_address(REALVIEW_PB11MP_TIMER0_1_BASE); | ||
| 265 | timer1_va_base = __io_address(REALVIEW_PB11MP_TIMER0_1_BASE) + 0x20; | ||
| 266 | timer2_va_base = __io_address(REALVIEW_PB11MP_TIMER2_3_BASE); | ||
| 267 | timer3_va_base = __io_address(REALVIEW_PB11MP_TIMER2_3_BASE) + 0x20; | ||
| 268 | |||
| 269 | #ifdef CONFIG_LOCAL_TIMERS | ||
| 270 | twd_base_addr = __io_address(REALVIEW_TC11MP_TWD_BASE); | ||
| 271 | twd_size = REALVIEW_TC11MP_TWD_SIZE; | ||
| 272 | #endif | ||
| 273 | realview_timer_init(IRQ_TC11MP_TIMER0_1); | ||
| 274 | } | ||
| 275 | |||
| 276 | static struct sys_timer realview_pb11mp_timer = { | ||
| 277 | .init = realview_pb11mp_timer_init, | ||
| 278 | }; | ||
| 279 | |||
| 280 | static void __init realview_pb11mp_init(void) | ||
| 281 | { | ||
| 282 | int i; | ||
| 283 | |||
| 284 | /* 1MB (128KB/way), 8-way associativity, evmon/parity/share enabled | ||
| 285 | * Bits: .... ...0 0111 1001 0000 .... .... .... */ | ||
| 286 | l2x0_init(__io_address(REALVIEW_TC11MP_L220_BASE), 0x00790000, 0xfe000fff); | ||
| 287 | |||
| 288 | clk_register(&realview_clcd_clk); | ||
| 289 | |||
| 290 | realview_flash_register(realview_pb11mp_flash_resource, | ||
| 291 | ARRAY_SIZE(realview_pb11mp_flash_resource)); | ||
| 292 | platform_device_register(&realview_pb11mp_smsc911x_device); | ||
| 293 | platform_device_register(&realview_i2c_device); | ||
| 294 | |||
| 295 | for (i = 0; i < ARRAY_SIZE(amba_devs); i++) { | ||
| 296 | struct amba_device *d = amba_devs[i]; | ||
| 297 | amba_device_register(d, &iomem_resource); | ||
| 298 | } | ||
| 299 | |||
| 300 | #ifdef CONFIG_LEDS | ||
| 301 | leds_event = realview_leds_event; | ||
| 302 | #endif | ||
| 303 | } | ||
| 304 | |||
| 305 | MACHINE_START(REALVIEW_PB11MP, "ARM-RealView PB11MPCore") | ||
| 306 | /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */ | ||
| 307 | .phys_io = REALVIEW_PB11MP_UART0_BASE, | ||
| 308 | .io_pg_offst = (IO_ADDRESS(REALVIEW_PB11MP_UART0_BASE) >> 18) & 0xfffc, | ||
| 309 | .boot_params = 0x00000100, | ||
| 310 | .map_io = realview_pb11mp_map_io, | ||
| 311 | .init_irq = gic_init_irq, | ||
| 312 | .timer = &realview_pb11mp_timer, | ||
| 313 | .init_machine = realview_pb11mp_init, | ||
| 314 | MACHINE_END | ||
diff --git a/include/asm-arm/arch-realview/board-pb11mp.h b/include/asm-arm/arch-realview/board-pb11mp.h new file mode 100644 index 000000000000..a1294d915fa8 --- /dev/null +++ b/include/asm-arm/arch-realview/board-pb11mp.h | |||
| @@ -0,0 +1,186 @@ | |||
| 1 | /* | ||
| 2 | * include/asm-arm/arch-realview/board-pb11mp.h | ||
| 3 | * | ||
| 4 | * Copyright (C) 2008 ARM Limited | ||
| 5 | * | ||
| 6 | * This program is free software; you can redistribute it and/or modify | ||
| 7 | * it under the terms of the GNU General Public License version 2 as | ||
| 8 | * published by the Free Software Foundation. | ||
| 9 | * | ||
| 10 | * This program is distributed in the hope that it will be useful, | ||
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
| 13 | * GNU General Public License for more details. | ||
| 14 | * | ||
| 15 | * You should have received a copy of the GNU General Public License | ||
| 16 | * along with this program; if not, write to the Free Software | ||
| 17 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, | ||
| 18 | * MA 02110-1301, USA. | ||
| 19 | */ | ||
| 20 | |||
| 21 | #ifndef __ASM_ARCH_BOARD_PB11MP_H | ||
| 22 | #define __ASM_ARCH_BOARD_PB11MP_H | ||
| 23 | |||
| 24 | #include <asm/arch/platform.h> | ||
| 25 | |||
| 26 | /* | ||
| 27 | * Peripheral addresses | ||
| 28 | */ | ||
| 29 | #define REALVIEW_PB11MP_UART0_BASE 0x10009000 /* UART 0 */ | ||
| 30 | #define REALVIEW_PB11MP_UART1_BASE 0x1000A000 /* UART 1 */ | ||
| 31 | #define REALVIEW_PB11MP_UART2_BASE 0x1000B000 /* UART 2 */ | ||
| 32 | #define REALVIEW_PB11MP_UART3_BASE 0x1000C000 /* UART 3 */ | ||
| 33 | #define REALVIEW_PB11MP_SSP_BASE 0x1000D000 /* Synchronous Serial Port */ | ||
| 34 | #define REALVIEW_PB11MP_WATCHDOG0_BASE 0x1000F000 /* Watchdog 0 */ | ||
| 35 | #define REALVIEW_PB11MP_WATCHDOG_BASE 0x10010000 /* watchdog interface */ | ||
| 36 | #define REALVIEW_PB11MP_TIMER0_1_BASE 0x10011000 /* Timer 0 and 1 */ | ||
| 37 | #define REALVIEW_PB11MP_TIMER2_3_BASE 0x10012000 /* Timer 2 and 3 */ | ||
| 38 | #define REALVIEW_PB11MP_GPIO0_BASE 0x10013000 /* GPIO port 0 */ | ||
| 39 | #define REALVIEW_PB11MP_RTC_BASE 0x10017000 /* Real Time Clock */ | ||
| 40 | #define REALVIEW_PB11MP_TIMER4_5_BASE 0x10018000 /* Timer 4/5 */ | ||
| 41 | #define REALVIEW_PB11MP_TIMER6_7_BASE 0x10019000 /* Timer 6/7 */ | ||
| 42 | #define REALVIEW_PB11MP_SCTL_BASE 0x1001A000 /* System Controller */ | ||
| 43 | #define REALVIEW_PB11MP_CLCD_BASE 0x10020000 /* CLCD */ | ||
| 44 | #define REALVIEW_PB11MP_ONB_SRAM_BASE 0x10060000 /* On-board SRAM */ | ||
| 45 | #define REALVIEW_PB11MP_DMC_BASE 0x100E0000 /* DMC configuration */ | ||
| 46 | #define REALVIEW_PB11MP_SMC_BASE 0x100E1000 /* SMC configuration */ | ||
| 47 | #define REALVIEW_PB11MP_CAN_BASE 0x100E2000 /* CAN bus */ | ||
| 48 | #define REALVIEW_PB11MP_CF_BASE 0x18000000 /* Compact flash */ | ||
| 49 | #define REALVIEW_PB11MP_CF_MEM_BASE 0x18003000 /* SMC for Compact flash */ | ||
| 50 | #define REALVIEW_PB11MP_GIC_CPU_BASE 0x1E000000 /* Generic interrupt controller CPU interface */ | ||
| 51 | #define REALVIEW_PB11MP_FLASH0_BASE 0x40000000 | ||
| 52 | #define REALVIEW_PB11MP_FLASH0_SIZE SZ_64M | ||
| 53 | #define REALVIEW_PB11MP_FLASH1_BASE 0x44000000 | ||
| 54 | #define REALVIEW_PB11MP_FLASH1_SIZE SZ_64M | ||
| 55 | #define REALVIEW_PB11MP_ETH_BASE 0x4E000000 /* Ethernet */ | ||
| 56 | #define REALVIEW_PB11MP_USB_BASE 0x4F000000 /* USB */ | ||
| 57 | #define REALVIEW_PB11MP_GIC_DIST_BASE 0x1E001000 /* Generic interrupt controller distributor */ | ||
| 58 | #define REALVIEW_PB11MP_LT_BASE 0xC0000000 /* Logic Tile expansion */ | ||
| 59 | #define REALVIEW_PB11MP_SDRAM6_BASE 0x70000000 /* SDRAM bank 6 256MB */ | ||
| 60 | #define REALVIEW_PB11MP_SDRAM7_BASE 0x80000000 /* SDRAM bank 7 256MB */ | ||
| 61 | |||
| 62 | #define REALVIEW_PB11MP_SYS_PLD_CTRL1 0x74 | ||
| 63 | |||
| 64 | /* | ||
| 65 | * PB11MPCore PCI regions | ||
| 66 | */ | ||
| 67 | #define REALVIEW_PB11MP_PCI_BASE 0x90040000 /* PCI-X Unit base */ | ||
| 68 | #define REALVIEW_PB11MP_PCI_IO_BASE 0x90050000 /* IO Region on AHB */ | ||
| 69 | #define REALVIEW_PB11MP_PCI_MEM_BASE 0xA0000000 /* MEM Region on AHB */ | ||
| 70 | |||
| 71 | #define REALVIEW_PB11MP_PCI_BASE_SIZE 0x10000 /* 16 Kb */ | ||
| 72 | #define REALVIEW_PB11MP_PCI_IO_SIZE 0x1000 /* 4 Kb */ | ||
| 73 | #define REALVIEW_PB11MP_PCI_MEM_SIZE 0x20000000 /* 512 MB */ | ||
| 74 | |||
| 75 | /* | ||
| 76 | * Testchip peripheral and fpga gic regions | ||
| 77 | */ | ||
| 78 | #define REALVIEW_TC11MP_SCU_BASE 0x1F000000 /* IRQ, Test chip */ | ||
| 79 | #define REALVIEW_TC11MP_GIC_CPU_BASE 0x1F000100 /* Test chip interrupt controller CPU interface */ | ||
| 80 | #define REALVIEW_TC11MP_TWD_BASE 0x1F000700 | ||
| 81 | #define REALVIEW_TC11MP_TWD_SIZE 0x00000100 | ||
| 82 | #define REALVIEW_TC11MP_GIC_DIST_BASE 0x1F001000 /* Test chip interrupt controller distributor */ | ||
| 83 | #define REALVIEW_TC11MP_L220_BASE 0x1F002000 /* L220 registers */ | ||
| 84 | |||
| 85 | /* | ||
| 86 | * Irqs | ||
| 87 | */ | ||
| 88 | #define IRQ_TC11MP_GIC_START 32 | ||
| 89 | #define IRQ_PB11MP_GIC_START 64 | ||
| 90 | |||
| 91 | /* | ||
| 92 | * ARM11MPCore test chip interrupt sources (primary GIC on the test chip) | ||
| 93 | */ | ||
| 94 | #define IRQ_TC11MP_AACI (IRQ_TC11MP_GIC_START + 0) | ||
| 95 | #define IRQ_TC11MP_TIMER0_1 (IRQ_TC11MP_GIC_START + 1) | ||
| 96 | #define IRQ_TC11MP_TIMER2_3 (IRQ_TC11MP_GIC_START + 2) | ||
| 97 | #define IRQ_TC11MP_USB (IRQ_TC11MP_GIC_START + 3) | ||
| 98 | #define IRQ_TC11MP_UART0 (IRQ_TC11MP_GIC_START + 4) | ||
| 99 | #define IRQ_TC11MP_UART1 (IRQ_TC11MP_GIC_START + 5) | ||
| 100 | #define IRQ_TC11MP_RTC (IRQ_TC11MP_GIC_START + 6) | ||
| 101 | #define IRQ_TC11MP_KMI0 (IRQ_TC11MP_GIC_START + 7) | ||
| 102 | #define IRQ_TC11MP_KMI1 (IRQ_TC11MP_GIC_START + 8) | ||
| 103 | #define IRQ_TC11MP_ETH (IRQ_TC11MP_GIC_START + 9) | ||
| 104 | #define IRQ_TC11MP_PB_IRQ1 (IRQ_TC11MP_GIC_START + 10) /* main GIC */ | ||
| 105 | #define IRQ_TC11MP_PB_IRQ2 (IRQ_TC11MP_GIC_START + 11) /* tile GIC */ | ||
| 106 | #define IRQ_TC11MP_PB_FIQ1 (IRQ_TC11MP_GIC_START + 12) /* main GIC */ | ||
| 107 | #define IRQ_TC11MP_PB_FIQ2 (IRQ_TC11MP_GIC_START + 13) /* tile GIC */ | ||
| 108 | #define IRQ_TC11MP_MMCI0A (IRQ_TC11MP_GIC_START + 14) | ||
| 109 | #define IRQ_TC11MP_MMCI0B (IRQ_TC11MP_GIC_START + 15) | ||
| 110 | |||
| 111 | #define IRQ_TC11MP_PMU_CPU0 (IRQ_TC11MP_GIC_START + 17) | ||
| 112 | #define IRQ_TC11MP_PMU_CPU1 (IRQ_TC11MP_GIC_START + 18) | ||
| 113 | #define IRQ_TC11MP_PMU_CPU2 (IRQ_TC11MP_GIC_START + 19) | ||
| 114 | #define IRQ_TC11MP_PMU_CPU3 (IRQ_TC11MP_GIC_START + 20) | ||
| 115 | #define IRQ_TC11MP_PMU_SCU0 (IRQ_TC11MP_GIC_START + 21) | ||
| 116 | #define IRQ_TC11MP_PMU_SCU1 (IRQ_TC11MP_GIC_START + 22) | ||
| 117 | #define IRQ_TC11MP_PMU_SCU2 (IRQ_TC11MP_GIC_START + 23) | ||
| 118 | #define IRQ_TC11MP_PMU_SCU3 (IRQ_TC11MP_GIC_START + 24) | ||
| 119 | #define IRQ_TC11MP_PMU_SCU4 (IRQ_TC11MP_GIC_START + 25) | ||
| 120 | #define IRQ_TC11MP_PMU_SCU5 (IRQ_TC11MP_GIC_START + 26) | ||
| 121 | #define IRQ_TC11MP_PMU_SCU6 (IRQ_TC11MP_GIC_START + 27) | ||
| 122 | #define IRQ_TC11MP_PMU_SCU7 (IRQ_TC11MP_GIC_START + 28) | ||
| 123 | |||
| 124 | #define IRQ_TC11MP_L220_EVENT (IRQ_TC11MP_GIC_START + 29) | ||
| 125 | #define IRQ_TC11MP_L220_SLAVE (IRQ_TC11MP_GIC_START + 30) | ||
| 126 | #define IRQ_TC11MP_L220_DECODE (IRQ_TC11MP_GIC_START + 31) | ||
| 127 | |||
| 128 | /* | ||
| 129 | * RealView PB11MPCore GIC interrupt sources (secondary GIC on the board) | ||
| 130 | */ | ||
| 131 | #define IRQ_PB11MP_WATCHDOG (IRQ_PB11MP_GIC_START + 0) /* Watchdog timer */ | ||
| 132 | #define IRQ_PB11MP_SOFT (IRQ_PB11MP_GIC_START + 1) /* Software interrupt */ | ||
| 133 | #define IRQ_PB11MP_COMMRx (IRQ_PB11MP_GIC_START + 2) /* Debug Comm Rx interrupt */ | ||
| 134 | #define IRQ_PB11MP_COMMTx (IRQ_PB11MP_GIC_START + 3) /* Debug Comm Tx interrupt */ | ||
| 135 | #define IRQ_PB11MP_GPIO0 (IRQ_PB11MP_GIC_START + 6) /* GPIO 0 */ | ||
| 136 | #define IRQ_PB11MP_GPIO1 (IRQ_PB11MP_GIC_START + 7) /* GPIO 1 */ | ||
| 137 | #define IRQ_PB11MP_GPIO2 (IRQ_PB11MP_GIC_START + 8) /* GPIO 2 */ | ||
| 138 | /* 9 reserved */ | ||
| 139 | #define IRQ_PB11MP_RTC_GIC1 (IRQ_PB11MP_GIC_START + 10) /* Real Time Clock */ | ||
| 140 | #define IRQ_PB11MP_SSP (IRQ_PB11MP_GIC_START + 11) /* Synchronous Serial Port */ | ||
| 141 | #define IRQ_PB11MP_UART0_GIC1 (IRQ_PB11MP_GIC_START + 12) /* UART 0 on development chip */ | ||
| 142 | #define IRQ_PB11MP_UART1_GIC1 (IRQ_PB11MP_GIC_START + 13) /* UART 1 on development chip */ | ||
| 143 | #define IRQ_PB11MP_UART2 (IRQ_PB11MP_GIC_START + 14) /* UART 2 on development chip */ | ||
| 144 | #define IRQ_PB11MP_UART3 (IRQ_PB11MP_GIC_START + 15) /* UART 3 on development chip */ | ||
| 145 | #define IRQ_PB11MP_SCI (IRQ_PB11MP_GIC_START + 16) /* Smart Card Interface */ | ||
| 146 | #define IRQ_PB11MP_MMCI0A_GIC1 (IRQ_PB11MP_GIC_START + 17) /* Multimedia Card 0A */ | ||
| 147 | #define IRQ_PB11MP_MMCI0B_GIC1 (IRQ_PB11MP_GIC_START + 18) /* Multimedia Card 0B */ | ||
| 148 | #define IRQ_PB11MP_AACI_GIC1 (IRQ_PB11MP_GIC_START + 19) /* Audio Codec */ | ||
| 149 | #define IRQ_PB11MP_KMI0_GIC1 (IRQ_PB11MP_GIC_START + 20) /* Keyboard/Mouse port 0 */ | ||
| 150 | #define IRQ_PB11MP_KMI1_GIC1 (IRQ_PB11MP_GIC_START + 21) /* Keyboard/Mouse port 1 */ | ||
| 151 | #define IRQ_PB11MP_CHARLCD (IRQ_PB11MP_GIC_START + 22) /* Character LCD */ | ||
| 152 | #define IRQ_PB11MP_CLCD (IRQ_PB11MP_GIC_START + 23) /* CLCD controller */ | ||
| 153 | #define IRQ_PB11MP_DMAC (IRQ_PB11MP_GIC_START + 24) /* DMA controller */ | ||
| 154 | #define IRQ_PB11MP_PWRFAIL (IRQ_PB11MP_GIC_START + 25) /* Power failure */ | ||
| 155 | #define IRQ_PB11MP_PISMO (IRQ_PB11MP_GIC_START + 26) /* PISMO interface */ | ||
| 156 | #define IRQ_PB11MP_DoC (IRQ_PB11MP_GIC_START + 27) /* Disk on Chip memory controller */ | ||
| 157 | #define IRQ_PB11MP_ETH_GIC1 (IRQ_PB11MP_GIC_START + 28) /* Ethernet controller */ | ||
| 158 | #define IRQ_PB11MP_USB_GIC1 (IRQ_PB11MP_GIC_START + 29) /* USB controller */ | ||
| 159 | #define IRQ_PB11MP_TSPEN (IRQ_PB11MP_GIC_START + 30) /* Touchscreen pen */ | ||
| 160 | #define IRQ_PB11MP_TSKPAD (IRQ_PB11MP_GIC_START + 31) /* Touchscreen keypad */ | ||
| 161 | |||
| 162 | #define IRQ_PB11MP_SMC -1 | ||
| 163 | #define IRQ_PB11MP_SCTL -1 | ||
| 164 | |||
| 165 | #define NR_GIC_PB11MP 2 | ||
| 166 | |||
| 167 | /* | ||
| 168 | * Only define NR_IRQS if less than NR_IRQS_PB11MP | ||
| 169 | */ | ||
| 170 | #define NR_IRQS_PB11MP (IRQ_TC11MP_GIC_START + 96) | ||
| 171 | |||
| 172 | #if defined(CONFIG_MACH_REALVIEW_PB11MP) | ||
| 173 | |||
| 174 | #if !defined(NR_IRQS) || (NR_IRQS < NR_IRQS_PB11MP) | ||
| 175 | #undef NR_IRQS | ||
| 176 | #define NR_IRQS NR_IRQS_PB11MP | ||
| 177 | #endif | ||
| 178 | |||
| 179 | #if !defined(MAX_GIC_NR) || (MAX_GIC_NR < NR_GIC_PB11MP) | ||
| 180 | #undef MAX_GIC_NR | ||
| 181 | #define MAX_GIC_NR NR_GIC_PB11MP | ||
| 182 | #endif | ||
| 183 | |||
| 184 | #endif /* CONFIG_MACH_REALVIEW_PB11MP */ | ||
| 185 | |||
| 186 | #endif /* __ASM_ARCH_BOARD_PB11MP_H */ | ||
diff --git a/include/asm-arm/arch-realview/irqs.h b/include/asm-arm/arch-realview/irqs.h index ad0c911002fc..15e775104392 100644 --- a/include/asm-arm/arch-realview/irqs.h +++ b/include/asm-arm/arch-realview/irqs.h | |||
| @@ -23,6 +23,7 @@ | |||
| 23 | #define __ASM_ARCH_IRQS_H | 23 | #define __ASM_ARCH_IRQS_H |
| 24 | 24 | ||
| 25 | #include <asm/arch/board-eb.h> | 25 | #include <asm/arch/board-eb.h> |
| 26 | #include <asm/arch/board-pb11mp.h> | ||
| 26 | 27 | ||
| 27 | #define IRQ_LOCALTIMER 29 | 28 | #define IRQ_LOCALTIMER 29 |
| 28 | #define IRQ_LOCALWDOG 30 | 29 | #define IRQ_LOCALWDOG 30 |
