aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
-rw-r--r--drivers/net/bnx2x_reg.h6
1 files changed, 3 insertions, 3 deletions
diff --git a/drivers/net/bnx2x_reg.h b/drivers/net/bnx2x_reg.h
index 360a2564aa98..8de80cca13d3 100644
--- a/drivers/net/bnx2x_reg.h
+++ b/drivers/net/bnx2x_reg.h
@@ -5410,7 +5410,7 @@
5410#define PCICFG_COMMAND_INT_DISABLE (1<<10) 5410#define PCICFG_COMMAND_INT_DISABLE (1<<10)
5411#define PCICFG_COMMAND_RESERVED (0x1f<<11) 5411#define PCICFG_COMMAND_RESERVED (0x1f<<11)
5412#define PCICFG_STATUS_OFFSET 0x06 5412#define PCICFG_STATUS_OFFSET 0x06
5413#define PCICFG_REVESION_ID 0x08 5413#define PCICFG_REVESION_ID_OFFSET 0x08
5414#define PCICFG_CACHE_LINE_SIZE 0x0c 5414#define PCICFG_CACHE_LINE_SIZE 0x0c
5415#define PCICFG_LATENCY_TIMER 0x0d 5415#define PCICFG_LATENCY_TIMER 0x0d
5416#define PCICFG_BAR_1_LOW 0x10 5416#define PCICFG_BAR_1_LOW 0x10
@@ -5438,7 +5438,7 @@
5438#define PCICFG_PM_CSR_STATE (0x3<<0) 5438#define PCICFG_PM_CSR_STATE (0x3<<0)
5439#define PCICFG_PM_CSR_PME_ENABLE (1<<8) 5439#define PCICFG_PM_CSR_PME_ENABLE (1<<8)
5440#define PCICFG_PM_CSR_PME_STATUS (1<<15) 5440#define PCICFG_PM_CSR_PME_STATUS (1<<15)
5441#define PCICFG_MSI_CAP_ID 0x58 5441#define PCICFG_MSI_CAP_ID_OFFSET 0x58
5442#define PCICFG_MSI_CONTROL_ENABLE (0x1<<16) 5442#define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
5443#define PCICFG_MSI_CONTROL_MCAP (0x7<<17) 5443#define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
5444#define PCICFG_MSI_CONTROL_MENA (0x7<<20) 5444#define PCICFG_MSI_CONTROL_MENA (0x7<<20)
@@ -5446,7 +5446,7 @@
5446#define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24) 5446#define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
5447#define PCICFG_GRC_ADDRESS 0x78 5447#define PCICFG_GRC_ADDRESS 0x78
5448#define PCICFG_GRC_DATA 0x80 5448#define PCICFG_GRC_DATA 0x80
5449#define PCICFG_MSIX_CAP_ID 0xa0 5449#define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
5450#define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16) 5450#define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
5451#define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27) 5451#define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
5452#define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30) 5452#define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)