diff options
| -rw-r--r-- | arch/arm/boot/dts/imx51-babbage.dts | 2 | ||||
| -rw-r--r-- | arch/arm/boot/dts/imx53-ard.dts | 22 | ||||
| -rw-r--r-- | arch/arm/boot/dts/imx6q-sabrelite.dts | 1 | ||||
| -rw-r--r-- | arch/arm/mach-imx/clk-imx51-imx53.c | 1 |
4 files changed, 24 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/imx51-babbage.dts b/arch/arm/boot/dts/imx51-babbage.dts index de065b5976e6..cd86177a3ea2 100644 --- a/arch/arm/boot/dts/imx51-babbage.dts +++ b/arch/arm/boot/dts/imx51-babbage.dts | |||
| @@ -53,7 +53,7 @@ | |||
| 53 | spi-max-frequency = <6000000>; | 53 | spi-max-frequency = <6000000>; |
| 54 | reg = <0>; | 54 | reg = <0>; |
| 55 | interrupt-parent = <&gpio1>; | 55 | interrupt-parent = <&gpio1>; |
| 56 | interrupts = <8>; | 56 | interrupts = <8 0x4>; |
| 57 | 57 | ||
| 58 | regulators { | 58 | regulators { |
| 59 | sw1_reg: sw1 { | 59 | sw1_reg: sw1 { |
diff --git a/arch/arm/boot/dts/imx53-ard.dts b/arch/arm/boot/dts/imx53-ard.dts index 5b8eafcdbeec..da895e93a999 100644 --- a/arch/arm/boot/dts/imx53-ard.dts +++ b/arch/arm/boot/dts/imx53-ard.dts | |||
| @@ -64,12 +64,32 @@ | |||
| 64 | reg = <0xf4000000 0x2000000>; | 64 | reg = <0xf4000000 0x2000000>; |
| 65 | phy-mode = "mii"; | 65 | phy-mode = "mii"; |
| 66 | interrupt-parent = <&gpio2>; | 66 | interrupt-parent = <&gpio2>; |
| 67 | interrupts = <31>; | 67 | interrupts = <31 0x8>; |
| 68 | reg-io-width = <4>; | 68 | reg-io-width = <4>; |
| 69 | /* | ||
| 70 | * VDD33A and VDDVARIO of LAN9220 are supplied by | ||
| 71 | * SW4_3V3 of LTC3589. Before the regulator driver | ||
| 72 | * for this PMIC is available, we use a fixed dummy | ||
| 73 | * 3V3 regulator to get LAN9220 driver probing work. | ||
| 74 | */ | ||
| 75 | vdd33a-supply = <®_3p3v>; | ||
| 76 | vddvario-supply = <®_3p3v>; | ||
| 69 | smsc,irq-push-pull; | 77 | smsc,irq-push-pull; |
| 70 | }; | 78 | }; |
| 71 | }; | 79 | }; |
| 72 | 80 | ||
| 81 | regulators { | ||
| 82 | compatible = "simple-bus"; | ||
| 83 | |||
| 84 | reg_3p3v: 3p3v { | ||
| 85 | compatible = "regulator-fixed"; | ||
| 86 | regulator-name = "3P3V"; | ||
| 87 | regulator-min-microvolt = <3300000>; | ||
| 88 | regulator-max-microvolt = <3300000>; | ||
| 89 | regulator-always-on; | ||
| 90 | }; | ||
| 91 | }; | ||
| 92 | |||
| 73 | gpio-keys { | 93 | gpio-keys { |
| 74 | compatible = "gpio-keys"; | 94 | compatible = "gpio-keys"; |
| 75 | 95 | ||
diff --git a/arch/arm/boot/dts/imx6q-sabrelite.dts b/arch/arm/boot/dts/imx6q-sabrelite.dts index d42e851ceb97..72f30f3e6171 100644 --- a/arch/arm/boot/dts/imx6q-sabrelite.dts +++ b/arch/arm/boot/dts/imx6q-sabrelite.dts | |||
| @@ -53,6 +53,7 @@ | |||
| 53 | fsl,pins = < | 53 | fsl,pins = < |
| 54 | 144 0x80000000 /* MX6Q_PAD_EIM_D22__GPIO_3_22 */ | 54 | 144 0x80000000 /* MX6Q_PAD_EIM_D22__GPIO_3_22 */ |
| 55 | 121 0x80000000 /* MX6Q_PAD_EIM_D19__GPIO_3_19 */ | 55 | 121 0x80000000 /* MX6Q_PAD_EIM_D19__GPIO_3_19 */ |
| 56 | 953 0x80000000 /* MX6Q_PAD_GPIO_0__CCM_CLKO */ | ||
| 56 | >; | 57 | >; |
| 57 | }; | 58 | }; |
| 58 | }; | 59 | }; |
diff --git a/arch/arm/mach-imx/clk-imx51-imx53.c b/arch/arm/mach-imx/clk-imx51-imx53.c index f6086693ebd2..4bdcaa97bd98 100644 --- a/arch/arm/mach-imx/clk-imx51-imx53.c +++ b/arch/arm/mach-imx/clk-imx51-imx53.c | |||
| @@ -303,6 +303,7 @@ static void __init mx5_clocks_common_init(unsigned long rate_ckil, | |||
| 303 | clk_prepare_enable(clk[aips_tz2]); /* fec */ | 303 | clk_prepare_enable(clk[aips_tz2]); /* fec */ |
| 304 | clk_prepare_enable(clk[spba]); | 304 | clk_prepare_enable(clk[spba]); |
| 305 | clk_prepare_enable(clk[emi_fast_gate]); /* fec */ | 305 | clk_prepare_enable(clk[emi_fast_gate]); /* fec */ |
| 306 | clk_prepare_enable(clk[emi_slow_gate]); /* eim */ | ||
| 306 | clk_prepare_enable(clk[tmax1]); | 307 | clk_prepare_enable(clk[tmax1]); |
| 307 | clk_prepare_enable(clk[tmax2]); /* esdhc2, fec */ | 308 | clk_prepare_enable(clk[tmax2]); /* esdhc2, fec */ |
| 308 | clk_prepare_enable(clk[tmax3]); /* esdhc1, esdhc4 */ | 309 | clk_prepare_enable(clk[tmax3]); /* esdhc1, esdhc4 */ |
