diff options
author | Tomasz Figa <tomasz.figa@gmail.com> | 2013-08-11 13:59:21 -0400 |
---|---|---|
committer | Mark Brown <broonie@linaro.org> | 2013-08-29 12:31:02 -0400 |
commit | 9b9ae16a97e08bdc4fd5e726a4d17119dbae5d8a (patch) | |
tree | 560f45835378128d12f4c4a54365d2eb04464aec /sound/soc | |
parent | 06b10ff913f4d6b3e659e365ce5f70e82cca353c (diff) |
ASoC: Samsung: Do not queue cyclic buffers multiple times
The legacy S3C-DMA API required every period of a cyclic buffer to be
queued separately. After conversion of Samsung ASoC to Samsung DMA
wrappers somebody made an assumption that the same is needed for DMA
engine API, which is not true.
In effect, Samsung ASoC DMA code was queuing the whole cyclic buffer
multiple times with a shift of one period per iteration, leading to:
a) severe memory waste - up to 13x times more DMA transfer descriptors
are allocated than needed,
b) possible memory corruption, because further cyclic buffers were out
of the original buffers, due to the offset.
This patch fixes this problem by making the legacy S3C-DMA API use the
same semantics as DMA engine (the whole cyclic buffer is enqueued at
once) and modifying users of Samsung DMA wrappers in cyclic mode to
behave appropriately.
Signed-off-by: Tomasz Figa <tomasz.figa@gmail.com>
Acked-by: Linus Walleij <linus.walleij@linaro.org>
Signed-off-by: Mark Brown <broonie@linaro.org>
Diffstat (limited to 'sound/soc')
-rw-r--r-- | sound/soc/samsung/dma.c | 7 |
1 files changed, 7 insertions, 0 deletions
diff --git a/sound/soc/samsung/dma.c b/sound/soc/samsung/dma.c index a0c67f60f594..9338d11e9216 100644 --- a/sound/soc/samsung/dma.c +++ b/sound/soc/samsung/dma.c | |||
@@ -90,6 +90,13 @@ static void dma_enqueue(struct snd_pcm_substream *substream) | |||
90 | dma_info.period = prtd->dma_period; | 90 | dma_info.period = prtd->dma_period; |
91 | dma_info.len = prtd->dma_period*limit; | 91 | dma_info.len = prtd->dma_period*limit; |
92 | 92 | ||
93 | if (dma_info.cap == DMA_CYCLIC) { | ||
94 | dma_info.buf = pos; | ||
95 | prtd->params->ops->prepare(prtd->params->ch, &dma_info); | ||
96 | prtd->dma_loaded += limit; | ||
97 | return; | ||
98 | } | ||
99 | |||
93 | while (prtd->dma_loaded < limit) { | 100 | while (prtd->dma_loaded < limit) { |
94 | pr_debug("dma_loaded: %d\n", prtd->dma_loaded); | 101 | pr_debug("dma_loaded: %d\n", prtd->dma_loaded); |
95 | 102 | ||