diff options
author | Hans Verkuil <hans.verkuil@cisco.com> | 2013-03-20 13:31:34 -0400 |
---|---|---|
committer | Mauro Carvalho Chehab <mchehab@redhat.com> | 2013-04-14 18:56:36 -0400 |
commit | a7b74bd82a26379495e0e727d2c0fa9b0b97d917 (patch) | |
tree | e73d7a6aaa6f8a7dbdbdd152344edc9018b278cf /include/uapi/linux/v4l2-dv-timings.h | |
parent | 292a878720b26213bc773619715525e9f7a4f4a1 (diff) |
[media] v4l2-dv-timings.h: add 480i59.94 and 576i50 CEA-861-E timings
These formats are supported by the HDPVR, but they were missing in the list.
Note that these formats are different from the common PAL/NTSC/SECAM formats
since all color channels are transmitted separately and so there is no PAL
or NTSC or SECAM color encoding involved.
Signed-off-by: Hans Verkuil <hans.verkuil@cisco.com>
Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
Diffstat (limited to 'include/uapi/linux/v4l2-dv-timings.h')
-rw-r--r-- | include/uapi/linux/v4l2-dv-timings.h | 18 |
1 files changed, 18 insertions, 0 deletions
diff --git a/include/uapi/linux/v4l2-dv-timings.h b/include/uapi/linux/v4l2-dv-timings.h index 9ef8172e5ed0..4e0c58d25ff0 100644 --- a/include/uapi/linux/v4l2-dv-timings.h +++ b/include/uapi/linux/v4l2-dv-timings.h | |||
@@ -42,6 +42,15 @@ | |||
42 | V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, 0) \ | 42 | V4L2_DV_BT_STD_DMT | V4L2_DV_BT_STD_CEA861, 0) \ |
43 | } | 43 | } |
44 | 44 | ||
45 | /* Note: these are the nominal timings, for HDMI links this format is typically | ||
46 | * double-clocked to meet the minimum pixelclock requirements. */ | ||
47 | #define V4L2_DV_BT_CEA_720X480I59_94 { \ | ||
48 | .type = V4L2_DV_BT_656_1120, \ | ||
49 | V4L2_INIT_BT_TIMINGS(720, 480, 1, 0, \ | ||
50 | 13500000, 19, 62, 57, 4, 3, 15, 4, 3, 16, \ | ||
51 | V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \ | ||
52 | } | ||
53 | |||
45 | #define V4L2_DV_BT_CEA_720X480P59_94 { \ | 54 | #define V4L2_DV_BT_CEA_720X480P59_94 { \ |
46 | .type = V4L2_DV_BT_656_1120, \ | 55 | .type = V4L2_DV_BT_656_1120, \ |
47 | V4L2_INIT_BT_TIMINGS(720, 480, 0, 0, \ | 56 | V4L2_INIT_BT_TIMINGS(720, 480, 0, 0, \ |
@@ -49,6 +58,15 @@ | |||
49 | V4L2_DV_BT_STD_CEA861, 0) \ | 58 | V4L2_DV_BT_STD_CEA861, 0) \ |
50 | } | 59 | } |
51 | 60 | ||
61 | /* Note: these are the nominal timings, for HDMI links this format is typically | ||
62 | * double-clocked to meet the minimum pixelclock requirements. */ | ||
63 | #define V4L2_DV_BT_CEA_720X576I50 { \ | ||
64 | .type = V4L2_DV_BT_656_1120, \ | ||
65 | V4L2_INIT_BT_TIMINGS(720, 576, 1, 0, \ | ||
66 | 13500000, 12, 63, 69, 2, 3, 19, 2, 3, 20, \ | ||
67 | V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_HALF_LINE) \ | ||
68 | } | ||
69 | |||
52 | #define V4L2_DV_BT_CEA_720X576P50 { \ | 70 | #define V4L2_DV_BT_CEA_720X576P50 { \ |
53 | .type = V4L2_DV_BT_656_1120, \ | 71 | .type = V4L2_DV_BT_656_1120, \ |
54 | V4L2_INIT_BT_TIMINGS(720, 576, 0, 0, \ | 72 | V4L2_INIT_BT_TIMINGS(720, 576, 0, 0, \ |