aboutsummaryrefslogtreecommitdiffstats
path: root/include/linux/sh_dma.h
diff options
context:
space:
mode:
authorMagnus Damm <damm@opensource.se>2010-03-19 00:47:10 -0400
committerPaul Mundt <lethal@linux-sh.org>2010-03-23 04:20:06 -0400
commitb2623a61cfd3c6badb8396dc85ab5a70f4a05f61 (patch)
tree186d032c4005f37be7af1d657f193405cd7d3af3 /include/linux/sh_dma.h
parentf354a38175f5219146f4675dca770e114cf3c502 (diff)
dmaengine: shdma: Introduce include/linux/sh_dma.h
Create a common platform data header file for the shdma dmaengine driver. This is done by moving common structures from sh asm/dmaengine.h to linux/sh_dma.h. DMA registers are also copied from sh asm/dma-register.h to make the code architecture independent. The sh header file asm/dmaengine.h is still kept with the slave id enum. This allows us to keep the old processor specific code as is and slowly move over to slave id enums in per-processor headers. Signed-off-by: Magnus Damm <damm@opensource.se> Signed-off-by: Paul Mundt <lethal@linux-sh.org>
Diffstat (limited to 'include/linux/sh_dma.h')
-rw-r--r--include/linux/sh_dma.h101
1 files changed, 101 insertions, 0 deletions
diff --git a/include/linux/sh_dma.h b/include/linux/sh_dma.h
new file mode 100644
index 000000000000..cdaaff424211
--- /dev/null
+++ b/include/linux/sh_dma.h
@@ -0,0 +1,101 @@
1/*
2 * Header for the new SH dmaengine driver
3 *
4 * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef SH_DMA_H
11#define SH_DMA_H
12
13#include <linux/list.h>
14#include <linux/dmaengine.h>
15
16/* Used by slave DMA clients to request DMA to/from a specific peripheral */
17struct sh_dmae_slave {
18 unsigned int slave_id; /* Set by the platform */
19 struct device *dma_dev; /* Set by the platform */
20 struct sh_dmae_slave_config *config; /* Set by the driver */
21};
22
23struct sh_dmae_regs {
24 u32 sar; /* SAR / source address */
25 u32 dar; /* DAR / destination address */
26 u32 tcr; /* TCR / transfer count */
27};
28
29struct sh_desc {
30 struct sh_dmae_regs hw;
31 struct list_head node;
32 struct dma_async_tx_descriptor async_tx;
33 enum dma_data_direction direction;
34 dma_cookie_t cookie;
35 size_t partial;
36 int chunks;
37 int mark;
38};
39struct sh_dmae_slave_config {
40 unsigned int slave_id;
41 dma_addr_t addr;
42 u32 chcr;
43 char mid_rid;
44};
45
46struct sh_dmae_channel {
47 unsigned int offset;
48 unsigned int dmars;
49 unsigned int dmars_bit;
50};
51
52struct sh_dmae_pdata {
53 struct sh_dmae_slave_config *slave;
54 int slave_num;
55 struct sh_dmae_channel *channel;
56 int channel_num;
57 unsigned int ts_low_shift;
58 unsigned int ts_low_mask;
59 unsigned int ts_high_shift;
60 unsigned int ts_high_mask;
61 unsigned int *ts_shift;
62 int ts_shift_num;
63 u16 dmaor_init;
64};
65
66/* DMA register */
67#define SAR 0x00
68#define DAR 0x04
69#define TCR 0x08
70#define CHCR 0x0C
71#define DMAOR 0x40
72
73/* DMAOR definitions */
74#define DMAOR_AE 0x00000004
75#define DMAOR_NMIF 0x00000002
76#define DMAOR_DME 0x00000001
77
78/* Definitions for the SuperH DMAC */
79#define REQ_L 0x00000000
80#define REQ_E 0x00080000
81#define RACK_H 0x00000000
82#define RACK_L 0x00040000
83#define ACK_R 0x00000000
84#define ACK_W 0x00020000
85#define ACK_H 0x00000000
86#define ACK_L 0x00010000
87#define DM_INC 0x00004000
88#define DM_DEC 0x00008000
89#define DM_FIX 0x0000c000
90#define SM_INC 0x00001000
91#define SM_DEC 0x00002000
92#define SM_FIX 0x00003000
93#define RS_IN 0x00000200
94#define RS_OUT 0x00000300
95#define TS_BLK 0x00000040
96#define TM_BUR 0x00000020
97#define CHCR_DE 0x00000001
98#define CHCR_TE 0x00000002
99#define CHCR_IE 0x00000004
100
101#endif