aboutsummaryrefslogtreecommitdiffstats
path: root/include/asm-mips/cpu.h
diff options
context:
space:
mode:
authorRalf Baechle <ralf@linux-mips.org>2005-10-01 08:06:32 -0400
committerRalf Baechle <ralf@linux-mips.org>2005-10-29 14:32:32 -0400
commit02cf2119684e52e97a8a90bd7630386e0f1a250a (patch)
treefbe051feacc403d7703bf27043ac048b5d2f2369 /include/asm-mips/cpu.h
parent942d042d17c77febab9af6815b2e77f665d0f9c1 (diff)
Cleanup the mess in cpu_cache_init.
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'include/asm-mips/cpu.h')
-rw-r--r--include/asm-mips/cpu.h40
1 files changed, 21 insertions, 19 deletions
diff --git a/include/asm-mips/cpu.h b/include/asm-mips/cpu.h
index 2e8b5a48b99f..46b2a8dc2ee0 100644
--- a/include/asm-mips/cpu.h
+++ b/include/asm-mips/cpu.h
@@ -217,25 +217,27 @@
217 * CPU Option encodings 217 * CPU Option encodings
218 */ 218 */
219#define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */ 219#define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
220/* Leave a spare bit for variant MMU types... */ 220#define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
221#define MIPS_CPU_4KEX 0x00000004 /* "R4K" exception model */ 221#define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
222#define MIPS_CPU_4KTLB 0x00000008 /* "R4K" TLB handler */ 222#define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
223#define MIPS_CPU_FPU 0x00000010 /* CPU has FPU */ 223#define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
224#define MIPS_CPU_32FPR 0x00000020 /* 32 dbl. prec. FP registers */ 224#define MIPS_CPU_SB1_CACHE 0x00000020 /* SB1-style caches */
225#define MIPS_CPU_COUNTER 0x00000040 /* Cycle count/compare */ 225#define MIPS_CPU_FPU 0x00000040 /* CPU has FPU */
226#define MIPS_CPU_WATCH 0x00000080 /* watchpoint registers */ 226#define MIPS_CPU_32FPR 0x00000080 /* 32 dbl. prec. FP registers */
227#define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */ 227#define MIPS_CPU_COUNTER 0x00000100 /* Cycle count/compare */
228#define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */ 228#define MIPS_CPU_WATCH 0x00000200 /* watchpoint registers */
229#define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */ 229#define MIPS_CPU_DIVEC 0x00000400 /* dedicated interrupt vector */
230#define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */ 230#define MIPS_CPU_VCE 0x00000800 /* virt. coherence conflict possible */
231#define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */ 231#define MIPS_CPU_CACHE_CDEX_P 0x00001000 /* Create_Dirty_Exclusive CACHE op */
232#define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */ 232#define MIPS_CPU_CACHE_CDEX_S 0x00002000 /* ... same for seconary cache ... */
233#define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */ 233#define MIPS_CPU_MCHECK 0x00004000 /* Machine check exception */
234#define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */ 234#define MIPS_CPU_EJTAG 0x00008000 /* EJTAG exception */
235#define MIPS_CPU_SUBSET_CACHES 0x00020000 /* P-cache subset enforced */ 235#define MIPS_CPU_NOFPUEX 0x00010000 /* no FPU exception */
236#define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */ 236#define MIPS_CPU_LLSC 0x00020000 /* CPU has ll/sc instructions */
237#define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */ 237#define MIPS_CPU_SUBSET_CACHES 0x00040000 /* P-cache subset enforced */
238#define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */ 238#define MIPS_CPU_PREFETCH 0x00080000 /* CPU has usable prefetch */
239#define MIPS_CPU_VINT 0x00100000 /* CPU supports MIPSR2 vectored interrupts */
240#define MIPS_CPU_VEIC 0x00200000 /* CPU supports MIPSR2 external interrupt controller mode */
239 241
240/* 242/*
241 * CPU ASE encodings 243 * CPU ASE encodings