diff options
author | Bjorn Helgaas <bjorn.helgaas@hp.com> | 2006-05-05 19:19:50 -0400 |
---|---|---|
committer | Tony Luck <tony.luck@intel.com> | 2006-05-08 19:32:05 -0400 |
commit | 32e62c636a728cb39c0b3bd191286f2ca65d4028 (patch) | |
tree | 656454a01e720819103c172daae15b5f2fd85d68 /include/asm-ia64/pgtable.h | |
parent | 6810b548b25114607e0814612d84125abccc0a4f (diff) |
[IA64] rework memory attribute aliasing
This closes a couple holes in our attribute aliasing avoidance scheme:
- The current kernel fails mmaps of some /dev/mem MMIO regions because
they don't appear in the EFI memory map. This keeps X from working
on the Intel Tiger box.
- The current kernel allows UC mmap of the 0-1MB region of
/sys/.../legacy_mem even when the chipset doesn't support UC
access. This causes an MCA when starting X on HP rx7620 and rx8620
boxes in the default configuration.
There's more detail in the Documentation/ia64/aliasing.txt file this
adds, but the general idea is that if a region might be covered by
a granule-sized kernel identity mapping, any access via /dev/mem or
mmap must use the same attribute as the identity mapping.
Otherwise, we fall back to using an attribute that is supported
according to the EFI memory map, or to using UC if the EFI memory
map doesn't mention the region.
Signed-off-by: Bjorn Helgaas <bjorn.helgaas@hp.com>
Signed-off-by: Tony Luck <tony.luck@intel.com>
Diffstat (limited to 'include/asm-ia64/pgtable.h')
-rw-r--r-- | include/asm-ia64/pgtable.h | 22 |
1 files changed, 10 insertions, 12 deletions
diff --git a/include/asm-ia64/pgtable.h b/include/asm-ia64/pgtable.h index c0f8144f2349..90f3a2329232 100644 --- a/include/asm-ia64/pgtable.h +++ b/include/asm-ia64/pgtable.h | |||
@@ -317,22 +317,20 @@ ia64_phys_addr_valid (unsigned long addr) | |||
317 | #define pte_mkhuge(pte) (__pte(pte_val(pte))) | 317 | #define pte_mkhuge(pte) (__pte(pte_val(pte))) |
318 | 318 | ||
319 | /* | 319 | /* |
320 | * Macro to a page protection value as "uncacheable". Note that "protection" is really a | 320 | * Make page protection values cacheable, uncacheable, or write- |
321 | * misnomer here as the protection value contains the memory attribute bits, dirty bits, | 321 | * combining. Note that "protection" is really a misnomer here as the |
322 | * and various other bits as well. | 322 | * protection value contains the memory attribute bits, dirty bits, and |
323 | * various other bits as well. | ||
323 | */ | 324 | */ |
325 | #define pgprot_cacheable(prot) __pgprot((pgprot_val(prot) & ~_PAGE_MA_MASK) | _PAGE_MA_WB) | ||
324 | #define pgprot_noncached(prot) __pgprot((pgprot_val(prot) & ~_PAGE_MA_MASK) | _PAGE_MA_UC) | 326 | #define pgprot_noncached(prot) __pgprot((pgprot_val(prot) & ~_PAGE_MA_MASK) | _PAGE_MA_UC) |
325 | |||
326 | /* | ||
327 | * Macro to make mark a page protection value as "write-combining". | ||
328 | * Note that "protection" is really a misnomer here as the protection | ||
329 | * value contains the memory attribute bits, dirty bits, and various | ||
330 | * other bits as well. Accesses through a write-combining translation | ||
331 | * works bypasses the caches, but does allow for consecutive writes to | ||
332 | * be combined into single (but larger) write transactions. | ||
333 | */ | ||
334 | #define pgprot_writecombine(prot) __pgprot((pgprot_val(prot) & ~_PAGE_MA_MASK) | _PAGE_MA_WC) | 327 | #define pgprot_writecombine(prot) __pgprot((pgprot_val(prot) & ~_PAGE_MA_MASK) | _PAGE_MA_WC) |
335 | 328 | ||
329 | struct file; | ||
330 | extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, | ||
331 | unsigned long size, pgprot_t vma_prot); | ||
332 | #define __HAVE_PHYS_MEM_ACCESS_PROT | ||
333 | |||
336 | static inline unsigned long | 334 | static inline unsigned long |
337 | pgd_index (unsigned long address) | 335 | pgd_index (unsigned long address) |
338 | { | 336 | { |