diff options
author | Krzysztof Halasa <khc@pm.waw.pl> | 2007-01-30 10:10:24 -0500 |
---|---|---|
committer | Jeff Garzik <jeff@garzik.org> | 2007-02-05 16:58:51 -0500 |
commit | 7517c1b78759921daa679f1efba5d5dc0c81930e (patch) | |
tree | af3c53eaf25f5491a9e9d3fa8d71ba8a04a59dce /drivers | |
parent | 1d68e93d65d63814388d1a0b3de028de6dc27ae0 (diff) |
PC300too alternative WAN driver
The attached patch adds an alternative driver "pc300too" for PCI WAN
cards PC300/RSV and PC300/X21 made by Cyclades Corp. (now Avocent Corp).
Signed-off-by: Krzysztof Halasa <khc@pm.waw.pl>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
Diffstat (limited to 'drivers')
-rw-r--r-- | drivers/net/wan/Kconfig | 13 | ||||
-rw-r--r-- | drivers/net/wan/Makefile | 1 | ||||
-rw-r--r-- | drivers/net/wan/pc300too.c | 565 |
3 files changed, 579 insertions, 0 deletions
diff --git a/drivers/net/wan/Kconfig b/drivers/net/wan/Kconfig index 21f76f51c95e..f07aec3e92b4 100644 --- a/drivers/net/wan/Kconfig +++ b/drivers/net/wan/Kconfig | |||
@@ -235,6 +235,19 @@ comment "Cyclades-PC300 MLPPP support is disabled." | |||
235 | comment "Refer to the file README.mlppp, provided by PC300 package." | 235 | comment "Refer to the file README.mlppp, provided by PC300 package." |
236 | depends on WAN && HDLC && PC300 && (PPP=n || !PPP_MULTILINK || PPP_SYNC_TTY=n || !HDLC_PPP) | 236 | depends on WAN && HDLC && PC300 && (PPP=n || !PPP_MULTILINK || PPP_SYNC_TTY=n || !HDLC_PPP) |
237 | 237 | ||
238 | config PC300TOO | ||
239 | tristate "Cyclades PC300 RSV/X21 alternative support" | ||
240 | depends on HDLC && PCI | ||
241 | help | ||
242 | Alternative driver for PC300 RSV/X21 PCI cards made by | ||
243 | Cyclades, Inc. If you have such a card, say Y here and see | ||
244 | <http://www.kernel.org/pub/linux/utils/net/hdlc/>. | ||
245 | |||
246 | To compile this as a module, choose M here: the module | ||
247 | will be called pc300too. | ||
248 | |||
249 | If unsure, say N here. | ||
250 | |||
238 | config N2 | 251 | config N2 |
239 | tristate "SDL RISCom/N2 support" | 252 | tristate "SDL RISCom/N2 support" |
240 | depends on HDLC && ISA | 253 | depends on HDLC && ISA |
diff --git a/drivers/net/wan/Makefile b/drivers/net/wan/Makefile index 83ec2c87ba3f..d61fef36afc9 100644 --- a/drivers/net/wan/Makefile +++ b/drivers/net/wan/Makefile | |||
@@ -41,6 +41,7 @@ obj-$(CONFIG_N2) += n2.o | |||
41 | obj-$(CONFIG_C101) += c101.o | 41 | obj-$(CONFIG_C101) += c101.o |
42 | obj-$(CONFIG_WANXL) += wanxl.o | 42 | obj-$(CONFIG_WANXL) += wanxl.o |
43 | obj-$(CONFIG_PCI200SYN) += pci200syn.o | 43 | obj-$(CONFIG_PCI200SYN) += pci200syn.o |
44 | obj-$(CONFIG_PC300TOO) += pc300too.o | ||
44 | 45 | ||
45 | clean-files := wanxlfw.inc | 46 | clean-files := wanxlfw.inc |
46 | $(obj)/wanxl.o: $(obj)/wanxlfw.inc | 47 | $(obj)/wanxl.o: $(obj)/wanxlfw.inc |
diff --git a/drivers/net/wan/pc300too.c b/drivers/net/wan/pc300too.c new file mode 100644 index 000000000000..79b2d5454d6b --- /dev/null +++ b/drivers/net/wan/pc300too.c | |||
@@ -0,0 +1,565 @@ | |||
1 | /* | ||
2 | * Cyclades PC300 synchronous serial card driver for Linux | ||
3 | * | ||
4 | * Copyright (C) 2000-2007 Krzysztof Halasa <khc@pm.waw.pl> | ||
5 | * | ||
6 | * This program is free software; you can redistribute it and/or modify it | ||
7 | * under the terms of version 2 of the GNU General Public License | ||
8 | * as published by the Free Software Foundation. | ||
9 | * | ||
10 | * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>. | ||
11 | * | ||
12 | * Sources of information: | ||
13 | * Hitachi HD64572 SCA-II User's Manual | ||
14 | * Cyclades PC300 Linux driver | ||
15 | * | ||
16 | * This driver currently supports only PC300/RSV (V.24/V.35) and | ||
17 | * PC300/X21 cards. | ||
18 | */ | ||
19 | |||
20 | #include <linux/module.h> | ||
21 | #include <linux/kernel.h> | ||
22 | #include <linux/slab.h> | ||
23 | #include <linux/sched.h> | ||
24 | #include <linux/types.h> | ||
25 | #include <linux/fcntl.h> | ||
26 | #include <linux/in.h> | ||
27 | #include <linux/string.h> | ||
28 | #include <linux/errno.h> | ||
29 | #include <linux/init.h> | ||
30 | #include <linux/ioport.h> | ||
31 | #include <linux/moduleparam.h> | ||
32 | #include <linux/netdevice.h> | ||
33 | #include <linux/hdlc.h> | ||
34 | #include <linux/pci.h> | ||
35 | #include <linux/delay.h> | ||
36 | #include <asm/io.h> | ||
37 | |||
38 | #include "hd64572.h" | ||
39 | |||
40 | static const char* version = "Cyclades PC300 driver version: 1.17"; | ||
41 | static const char* devname = "PC300"; | ||
42 | |||
43 | #undef DEBUG_PKT | ||
44 | #define DEBUG_RINGS | ||
45 | |||
46 | #define PC300_PLX_SIZE 0x80 /* PLX control window size (128 B) */ | ||
47 | #define PC300_SCA_SIZE 0x400 /* SCA window size (1 KB) */ | ||
48 | #define ALL_PAGES_ALWAYS_MAPPED | ||
49 | #define NEED_DETECT_RAM | ||
50 | #define NEED_SCA_MSCI_INTR | ||
51 | #define MAX_TX_BUFFERS 10 | ||
52 | |||
53 | static int pci_clock_freq = 33000000; | ||
54 | static int use_crystal_clock = 0; | ||
55 | static unsigned int CLOCK_BASE; | ||
56 | |||
57 | /* Masks to access the init_ctrl PLX register */ | ||
58 | #define PC300_CLKSEL_MASK (0x00000004UL) | ||
59 | #define PC300_CHMEDIA_MASK(port) (0x00000020UL << ((port) * 3)) | ||
60 | #define PC300_CTYPE_MASK (0x00000800UL) | ||
61 | |||
62 | |||
63 | enum { PC300_RSV = 1, PC300_X21, PC300_TE }; /* card types */ | ||
64 | |||
65 | /* | ||
66 | * PLX PCI9050-1 local configuration and shared runtime registers. | ||
67 | * This structure can be used to access 9050 registers (memory mapped). | ||
68 | */ | ||
69 | typedef struct { | ||
70 | u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */ | ||
71 | u32 loc_rom_range; /* 10h : Local ROM Range */ | ||
72 | u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */ | ||
73 | u32 loc_rom_base; /* 24h : Local ROM Base */ | ||
74 | u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */ | ||
75 | u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */ | ||
76 | u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */ | ||
77 | u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */ | ||
78 | u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */ | ||
79 | }plx9050; | ||
80 | |||
81 | |||
82 | |||
83 | typedef struct port_s { | ||
84 | struct net_device *dev; | ||
85 | struct card_s *card; | ||
86 | spinlock_t lock; /* TX lock */ | ||
87 | sync_serial_settings settings; | ||
88 | int rxpart; /* partial frame received, next frame invalid*/ | ||
89 | unsigned short encoding; | ||
90 | unsigned short parity; | ||
91 | unsigned int iface; | ||
92 | u16 rxin; /* rx ring buffer 'in' pointer */ | ||
93 | u16 txin; /* tx ring buffer 'in' and 'last' pointers */ | ||
94 | u16 txlast; | ||
95 | u8 rxs, txs, tmc; /* SCA registers */ | ||
96 | u8 phy_node; /* physical port # - 0 or 1 */ | ||
97 | }port_t; | ||
98 | |||
99 | |||
100 | |||
101 | typedef struct card_s { | ||
102 | int type; /* RSV, X21, etc. */ | ||
103 | int n_ports; /* 1 or 2 ports */ | ||
104 | u8* __iomem rambase; /* buffer memory base (virtual) */ | ||
105 | u8* __iomem scabase; /* SCA memory base (virtual) */ | ||
106 | plx9050 __iomem *plxbase; /* PLX registers memory base (virtual) */ | ||
107 | u32 init_ctrl_value; /* Saved value - 9050 bug workaround */ | ||
108 | u16 rx_ring_buffers; /* number of buffers in a ring */ | ||
109 | u16 tx_ring_buffers; | ||
110 | u16 buff_offset; /* offset of first buffer of first channel */ | ||
111 | u8 irq; /* interrupt request level */ | ||
112 | |||
113 | port_t ports[2]; | ||
114 | }card_t; | ||
115 | |||
116 | |||
117 | #define sca_in(reg, card) readb(card->scabase + (reg)) | ||
118 | #define sca_out(value, reg, card) writeb(value, card->scabase + (reg)) | ||
119 | #define sca_inw(reg, card) readw(card->scabase + (reg)) | ||
120 | #define sca_outw(value, reg, card) writew(value, card->scabase + (reg)) | ||
121 | #define sca_inl(reg, card) readl(card->scabase + (reg)) | ||
122 | #define sca_outl(value, reg, card) writel(value, card->scabase + (reg)) | ||
123 | |||
124 | #define port_to_card(port) (port->card) | ||
125 | #define log_node(port) (port->phy_node) | ||
126 | #define phy_node(port) (port->phy_node) | ||
127 | #define winbase(card) (card->rambase) | ||
128 | #define get_port(card, port) ((port) < (card)->n_ports ? \ | ||
129 | (&(card)->ports[port]) : (NULL)) | ||
130 | |||
131 | #include "hd6457x.c" | ||
132 | |||
133 | |||
134 | static void pc300_set_iface(port_t *port) | ||
135 | { | ||
136 | card_t *card = port->card; | ||
137 | u32* init_ctrl = &card->plxbase->init_ctrl; | ||
138 | u16 msci = get_msci(port); | ||
139 | u8 rxs = port->rxs & CLK_BRG_MASK; | ||
140 | u8 txs = port->txs & CLK_BRG_MASK; | ||
141 | |||
142 | sca_out(EXS_TES1, (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS, | ||
143 | port_to_card(port)); | ||
144 | switch(port->settings.clock_type) { | ||
145 | case CLOCK_INT: | ||
146 | rxs |= CLK_BRG; /* BRG output */ | ||
147 | txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */ | ||
148 | break; | ||
149 | |||
150 | case CLOCK_TXINT: | ||
151 | rxs |= CLK_LINE; /* RXC input */ | ||
152 | txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */ | ||
153 | break; | ||
154 | |||
155 | case CLOCK_TXFROMRX: | ||
156 | rxs |= CLK_LINE; /* RXC input */ | ||
157 | txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */ | ||
158 | break; | ||
159 | |||
160 | default: /* EXTernal clock */ | ||
161 | rxs |= CLK_LINE; /* RXC input */ | ||
162 | txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */ | ||
163 | break; | ||
164 | } | ||
165 | |||
166 | port->rxs = rxs; | ||
167 | port->txs = txs; | ||
168 | sca_out(rxs, msci + RXS, card); | ||
169 | sca_out(txs, msci + TXS, card); | ||
170 | sca_set_port(port); | ||
171 | |||
172 | if (port->card->type == PC300_RSV) { | ||
173 | if (port->iface == IF_IFACE_V35) | ||
174 | writel(card->init_ctrl_value | | ||
175 | PC300_CHMEDIA_MASK(port->phy_node), init_ctrl); | ||
176 | else | ||
177 | writel(card->init_ctrl_value & | ||
178 | ~PC300_CHMEDIA_MASK(port->phy_node), init_ctrl); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | |||
183 | |||
184 | static int pc300_open(struct net_device *dev) | ||
185 | { | ||
186 | port_t *port = dev_to_port(dev); | ||
187 | |||
188 | int result = hdlc_open(dev); | ||
189 | if (result) | ||
190 | return result; | ||
191 | |||
192 | sca_open(dev); | ||
193 | pc300_set_iface(port); | ||
194 | return 0; | ||
195 | } | ||
196 | |||
197 | |||
198 | |||
199 | static int pc300_close(struct net_device *dev) | ||
200 | { | ||
201 | sca_close(dev); | ||
202 | hdlc_close(dev); | ||
203 | return 0; | ||
204 | } | ||
205 | |||
206 | |||
207 | |||
208 | static int pc300_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) | ||
209 | { | ||
210 | const size_t size = sizeof(sync_serial_settings); | ||
211 | sync_serial_settings new_line; | ||
212 | sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync; | ||
213 | int new_type; | ||
214 | port_t *port = dev_to_port(dev); | ||
215 | |||
216 | #ifdef DEBUG_RINGS | ||
217 | if (cmd == SIOCDEVPRIVATE) { | ||
218 | sca_dump_rings(dev); | ||
219 | return 0; | ||
220 | } | ||
221 | #endif | ||
222 | if (cmd != SIOCWANDEV) | ||
223 | return hdlc_ioctl(dev, ifr, cmd); | ||
224 | |||
225 | if (ifr->ifr_settings.type == IF_GET_IFACE) { | ||
226 | ifr->ifr_settings.type = port->iface; | ||
227 | if (ifr->ifr_settings.size < size) { | ||
228 | ifr->ifr_settings.size = size; /* data size wanted */ | ||
229 | return -ENOBUFS; | ||
230 | } | ||
231 | if (copy_to_user(line, &port->settings, size)) | ||
232 | return -EFAULT; | ||
233 | return 0; | ||
234 | |||
235 | } | ||
236 | |||
237 | if (port->card->type == PC300_X21 && | ||
238 | (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL || | ||
239 | ifr->ifr_settings.type == IF_IFACE_X21)) | ||
240 | new_type = IF_IFACE_X21; | ||
241 | |||
242 | else if (port->card->type == PC300_RSV && | ||
243 | (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL || | ||
244 | ifr->ifr_settings.type == IF_IFACE_V35)) | ||
245 | new_type = IF_IFACE_V35; | ||
246 | |||
247 | else if (port->card->type == PC300_RSV && | ||
248 | ifr->ifr_settings.type == IF_IFACE_V24) | ||
249 | new_type = IF_IFACE_V24; | ||
250 | |||
251 | else | ||
252 | return hdlc_ioctl(dev, ifr, cmd); | ||
253 | |||
254 | if (!capable(CAP_NET_ADMIN)) | ||
255 | return -EPERM; | ||
256 | |||
257 | if (copy_from_user(&new_line, line, size)) | ||
258 | return -EFAULT; | ||
259 | |||
260 | if (new_line.clock_type != CLOCK_EXT && | ||
261 | new_line.clock_type != CLOCK_TXFROMRX && | ||
262 | new_line.clock_type != CLOCK_INT && | ||
263 | new_line.clock_type != CLOCK_TXINT) | ||
264 | return -EINVAL; /* No such clock setting */ | ||
265 | |||
266 | if (new_line.loopback != 0 && new_line.loopback != 1) | ||
267 | return -EINVAL; | ||
268 | |||
269 | memcpy(&port->settings, &new_line, size); /* Update settings */ | ||
270 | port->iface = new_type; | ||
271 | pc300_set_iface(port); | ||
272 | return 0; | ||
273 | } | ||
274 | |||
275 | |||
276 | |||
277 | static void pc300_pci_remove_one(struct pci_dev *pdev) | ||
278 | { | ||
279 | int i; | ||
280 | card_t *card = pci_get_drvdata(pdev); | ||
281 | |||
282 | for (i = 0; i < 2; i++) | ||
283 | if (card->ports[i].card) { | ||
284 | struct net_device *dev = port_to_dev(&card->ports[i]); | ||
285 | unregister_hdlc_device(dev); | ||
286 | } | ||
287 | |||
288 | if (card->irq) | ||
289 | free_irq(card->irq, card); | ||
290 | |||
291 | if (card->rambase) | ||
292 | iounmap(card->rambase); | ||
293 | if (card->scabase) | ||
294 | iounmap(card->scabase); | ||
295 | if (card->plxbase) | ||
296 | iounmap(card->plxbase); | ||
297 | |||
298 | pci_release_regions(pdev); | ||
299 | pci_disable_device(pdev); | ||
300 | pci_set_drvdata(pdev, NULL); | ||
301 | if (card->ports[0].dev) | ||
302 | free_netdev(card->ports[0].dev); | ||
303 | if (card->ports[1].dev) | ||
304 | free_netdev(card->ports[1].dev); | ||
305 | kfree(card); | ||
306 | } | ||
307 | |||
308 | |||
309 | |||
310 | static int __devinit pc300_pci_init_one(struct pci_dev *pdev, | ||
311 | const struct pci_device_id *ent) | ||
312 | { | ||
313 | card_t *card; | ||
314 | u8 rev_id; | ||
315 | u32 __iomem *p; | ||
316 | int i; | ||
317 | u32 ramsize; | ||
318 | u32 ramphys; /* buffer memory base */ | ||
319 | u32 scaphys; /* SCA memory base */ | ||
320 | u32 plxphys; /* PLX registers memory base */ | ||
321 | |||
322 | #ifndef MODULE | ||
323 | static int printed_version; | ||
324 | if (!printed_version++) | ||
325 | printk(KERN_INFO "%s\n", version); | ||
326 | #endif | ||
327 | |||
328 | i = pci_enable_device(pdev); | ||
329 | if (i) | ||
330 | return i; | ||
331 | |||
332 | i = pci_request_regions(pdev, "PC300"); | ||
333 | if (i) { | ||
334 | pci_disable_device(pdev); | ||
335 | return i; | ||
336 | } | ||
337 | |||
338 | card = kmalloc(sizeof(card_t), GFP_KERNEL); | ||
339 | if (card == NULL) { | ||
340 | printk(KERN_ERR "pc300: unable to allocate memory\n"); | ||
341 | pci_release_regions(pdev); | ||
342 | pci_disable_device(pdev); | ||
343 | return -ENOBUFS; | ||
344 | } | ||
345 | memset(card, 0, sizeof(card_t)); | ||
346 | pci_set_drvdata(pdev, card); | ||
347 | |||
348 | if (pdev->device == PCI_DEVICE_ID_PC300_TE_1 || | ||
349 | pdev->device == PCI_DEVICE_ID_PC300_TE_2) | ||
350 | card->type = PC300_TE; /* not fully supported */ | ||
351 | else if (card->init_ctrl_value & PC300_CTYPE_MASK) | ||
352 | card->type = PC300_X21; | ||
353 | else | ||
354 | card->type = PC300_RSV; | ||
355 | |||
356 | if (pdev->device == PCI_DEVICE_ID_PC300_RX_1 || | ||
357 | pdev->device == PCI_DEVICE_ID_PC300_TE_1) | ||
358 | card->n_ports = 1; | ||
359 | else | ||
360 | card->n_ports = 2; | ||
361 | |||
362 | for (i = 0; i < card->n_ports; i++) | ||
363 | if (!(card->ports[i].dev = alloc_hdlcdev(&card->ports[i]))) { | ||
364 | printk(KERN_ERR "pc300: unable to allocate memory\n"); | ||
365 | pc300_pci_remove_one(pdev); | ||
366 | return -ENOMEM; | ||
367 | } | ||
368 | |||
369 | pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id); | ||
370 | if (pci_resource_len(pdev, 0) != PC300_PLX_SIZE || | ||
371 | pci_resource_len(pdev, 2) != PC300_SCA_SIZE || | ||
372 | pci_resource_len(pdev, 3) < 16384) { | ||
373 | printk(KERN_ERR "pc300: invalid card EEPROM parameters\n"); | ||
374 | pc300_pci_remove_one(pdev); | ||
375 | return -EFAULT; | ||
376 | } | ||
377 | |||
378 | plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK; | ||
379 | card->plxbase = ioremap(plxphys, PC300_PLX_SIZE); | ||
380 | |||
381 | scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK; | ||
382 | card->scabase = ioremap(scaphys, PC300_SCA_SIZE); | ||
383 | |||
384 | ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK; | ||
385 | card->rambase = ioremap(ramphys, pci_resource_len(pdev,3)); | ||
386 | |||
387 | if (card->plxbase == NULL || | ||
388 | card->scabase == NULL || | ||
389 | card->rambase == NULL) { | ||
390 | printk(KERN_ERR "pc300: ioremap() failed\n"); | ||
391 | pc300_pci_remove_one(pdev); | ||
392 | } | ||
393 | |||
394 | /* PLX PCI 9050 workaround for local configuration register read bug */ | ||
395 | pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, scaphys); | ||
396 | card->init_ctrl_value = readl(&((plx9050*)card->scabase)->init_ctrl); | ||
397 | pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, plxphys); | ||
398 | |||
399 | /* Reset PLX */ | ||
400 | p = &card->plxbase->init_ctrl; | ||
401 | writel(card->init_ctrl_value | 0x40000000, p); | ||
402 | readl(p); /* Flush the write - do not use sca_flush */ | ||
403 | udelay(1); | ||
404 | |||
405 | writel(card->init_ctrl_value, p); | ||
406 | readl(p); /* Flush the write - do not use sca_flush */ | ||
407 | udelay(1); | ||
408 | |||
409 | /* Reload Config. Registers from EEPROM */ | ||
410 | writel(card->init_ctrl_value | 0x20000000, p); | ||
411 | readl(p); /* Flush the write - do not use sca_flush */ | ||
412 | udelay(1); | ||
413 | |||
414 | writel(card->init_ctrl_value, p); | ||
415 | readl(p); /* Flush the write - do not use sca_flush */ | ||
416 | udelay(1); | ||
417 | |||
418 | ramsize = sca_detect_ram(card, card->rambase, | ||
419 | pci_resource_len(pdev, 3)); | ||
420 | |||
421 | if (use_crystal_clock) | ||
422 | card->init_ctrl_value &= ~PC300_CLKSEL_MASK; | ||
423 | else | ||
424 | card->init_ctrl_value |= PC300_CLKSEL_MASK; | ||
425 | |||
426 | writel(card->init_ctrl_value, &card->plxbase->init_ctrl); | ||
427 | /* number of TX + RX buffers for one port */ | ||
428 | i = ramsize / (card->n_ports * (sizeof(pkt_desc) + HDLC_MAX_MRU)); | ||
429 | card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS); | ||
430 | card->rx_ring_buffers = i - card->tx_ring_buffers; | ||
431 | |||
432 | card->buff_offset = card->n_ports * sizeof(pkt_desc) * | ||
433 | (card->tx_ring_buffers + card->rx_ring_buffers); | ||
434 | |||
435 | printk(KERN_INFO "pc300: PC300/%s, %u KB RAM at 0x%x, IRQ%u, " | ||
436 | "using %u TX + %u RX packets rings\n", | ||
437 | card->type == PC300_X21 ? "X21" : | ||
438 | card->type == PC300_TE ? "TE" : "RSV", | ||
439 | ramsize / 1024, ramphys, pdev->irq, | ||
440 | card->tx_ring_buffers, card->rx_ring_buffers); | ||
441 | |||
442 | if (card->tx_ring_buffers < 1) { | ||
443 | printk(KERN_ERR "pc300: RAM test failed\n"); | ||
444 | pc300_pci_remove_one(pdev); | ||
445 | return -EFAULT; | ||
446 | } | ||
447 | |||
448 | /* Enable interrupts on the PCI bridge, LINTi1 active low */ | ||
449 | writew(0x0041, &card->plxbase->intr_ctrl_stat); | ||
450 | |||
451 | /* Allocate IRQ */ | ||
452 | if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, devname, card)) { | ||
453 | printk(KERN_WARNING "pc300: could not allocate IRQ%d.\n", | ||
454 | pdev->irq); | ||
455 | pc300_pci_remove_one(pdev); | ||
456 | return -EBUSY; | ||
457 | } | ||
458 | card->irq = pdev->irq; | ||
459 | |||
460 | sca_init(card, 0); | ||
461 | |||
462 | // COTE not set - allows better TX DMA settings | ||
463 | // sca_out(sca_in(PCR, card) | PCR_COTE, PCR, card); | ||
464 | |||
465 | sca_out(0x10, BTCR, card); | ||
466 | |||
467 | for (i = 0; i < card->n_ports; i++) { | ||
468 | port_t *port = &card->ports[i]; | ||
469 | struct net_device *dev = port_to_dev(port); | ||
470 | hdlc_device *hdlc = dev_to_hdlc(dev); | ||
471 | port->phy_node = i; | ||
472 | |||
473 | spin_lock_init(&port->lock); | ||
474 | SET_MODULE_OWNER(dev); | ||
475 | dev->irq = card->irq; | ||
476 | dev->mem_start = ramphys; | ||
477 | dev->mem_end = ramphys + ramsize - 1; | ||
478 | dev->tx_queue_len = 50; | ||
479 | dev->do_ioctl = pc300_ioctl; | ||
480 | dev->open = pc300_open; | ||
481 | dev->stop = pc300_close; | ||
482 | hdlc->attach = sca_attach; | ||
483 | hdlc->xmit = sca_xmit; | ||
484 | port->settings.clock_type = CLOCK_EXT; | ||
485 | port->card = card; | ||
486 | if (card->type == PC300_X21) | ||
487 | port->iface = IF_IFACE_X21; | ||
488 | else | ||
489 | port->iface = IF_IFACE_V35; | ||
490 | |||
491 | if (register_hdlc_device(dev)) { | ||
492 | printk(KERN_ERR "pc300: unable to register hdlc " | ||
493 | "device\n"); | ||
494 | port->card = NULL; | ||
495 | pc300_pci_remove_one(pdev); | ||
496 | return -ENOBUFS; | ||
497 | } | ||
498 | sca_init_sync_port(port); /* Set up SCA memory */ | ||
499 | |||
500 | printk(KERN_INFO "%s: PC300 node %d\n", | ||
501 | dev->name, port->phy_node); | ||
502 | } | ||
503 | return 0; | ||
504 | } | ||
505 | |||
506 | |||
507 | |||
508 | static struct pci_device_id pc300_pci_tbl[] __devinitdata = { | ||
509 | { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_1, PCI_ANY_ID, | ||
510 | PCI_ANY_ID, 0, 0, 0 }, | ||
511 | { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_2, PCI_ANY_ID, | ||
512 | PCI_ANY_ID, 0, 0, 0 }, | ||
513 | { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_1, PCI_ANY_ID, | ||
514 | PCI_ANY_ID, 0, 0, 0 }, | ||
515 | { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_2, PCI_ANY_ID, | ||
516 | PCI_ANY_ID, 0, 0, 0 }, | ||
517 | { 0, } | ||
518 | }; | ||
519 | |||
520 | |||
521 | static struct pci_driver pc300_pci_driver = { | ||
522 | name: "PC300", | ||
523 | id_table: pc300_pci_tbl, | ||
524 | probe: pc300_pci_init_one, | ||
525 | remove: pc300_pci_remove_one, | ||
526 | }; | ||
527 | |||
528 | |||
529 | static int __init pc300_init_module(void) | ||
530 | { | ||
531 | #ifdef MODULE | ||
532 | printk(KERN_INFO "%s\n", version); | ||
533 | #endif | ||
534 | if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) { | ||
535 | printk(KERN_ERR "pc300: Invalid PCI clock frequency\n"); | ||
536 | return -EINVAL; | ||
537 | } | ||
538 | if (use_crystal_clock != 0 && use_crystal_clock != 1) { | ||
539 | printk(KERN_ERR "pc300: Invalid 'use_crystal_clock' value\n"); | ||
540 | return -EINVAL; | ||
541 | } | ||
542 | |||
543 | CLOCK_BASE = use_crystal_clock ? 24576000 : pci_clock_freq; | ||
544 | |||
545 | return pci_module_init(&pc300_pci_driver); | ||
546 | } | ||
547 | |||
548 | |||
549 | |||
550 | static void __exit pc300_cleanup_module(void) | ||
551 | { | ||
552 | pci_unregister_driver(&pc300_pci_driver); | ||
553 | } | ||
554 | |||
555 | MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>"); | ||
556 | MODULE_DESCRIPTION("Cyclades PC300 serial port driver"); | ||
557 | MODULE_LICENSE("GPL v2"); | ||
558 | MODULE_DEVICE_TABLE(pci, pc300_pci_tbl); | ||
559 | module_param(pci_clock_freq, int, 0444); | ||
560 | MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz"); | ||
561 | module_param(use_crystal_clock, int, 0444); | ||
562 | MODULE_PARM_DESC(use_crystal_clock, | ||
563 | "Use 24.576 MHz clock instead of PCI clock"); | ||
564 | module_init(pc300_init_module); | ||
565 | module_exit(pc300_cleanup_module); | ||