diff options
author | Naveen Krishna Chatradhi <ch.naveen@samsung.com> | 2013-12-20 07:19:10 -0500 |
---|---|---|
committer | Eduardo Valentin <edubezval@gmail.com> | 2014-05-06 14:55:42 -0400 |
commit | 923488a53e7890566f298c2f67416af84ba2a21c (patch) | |
tree | 7bb07074128c4f541a9642f96bec1f95e01fe557 /drivers/thermal/samsung/exynos_tmu_data.c | |
parent | 14a11dc7e0dbf4acdd9c7b703ebd088f14def739 (diff) |
thermal: samsung: Add TMU support for Exynos5260 SoCs
This patch adds the registers, bit fields and compatible strings
required to support for the 5 TMU channels on Exynos5260.
Signed-off-by: Naveen Krishna Chatradhi <ch.naveen@samsung.com>
Signed-off-by: Eduardo Valentin <edubezval@gmail.com>
Diffstat (limited to 'drivers/thermal/samsung/exynos_tmu_data.c')
-rw-r--r-- | drivers/thermal/samsung/exynos_tmu_data.c | 92 |
1 files changed, 92 insertions, 0 deletions
diff --git a/drivers/thermal/samsung/exynos_tmu_data.c b/drivers/thermal/samsung/exynos_tmu_data.c index e597f61a15f9..c1d81dcd7819 100644 --- a/drivers/thermal/samsung/exynos_tmu_data.c +++ b/drivers/thermal/samsung/exynos_tmu_data.c | |||
@@ -194,6 +194,98 @@ struct exynos_tmu_init_data const exynos5250_default_tmu_data = { | |||
194 | }; | 194 | }; |
195 | #endif | 195 | #endif |
196 | 196 | ||
197 | #if defined(CONFIG_SOC_EXYNOS5260) | ||
198 | static const struct exynos_tmu_registers exynos5260_tmu_registers = { | ||
199 | .triminfo_data = EXYNOS_TMU_REG_TRIMINFO, | ||
200 | .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT, | ||
201 | .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT, | ||
202 | .tmu_ctrl = EXYNOS_TMU_REG_CONTROL, | ||
203 | .tmu_ctrl = EXYNOS_TMU_REG_CONTROL1, | ||
204 | .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT, | ||
205 | .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK, | ||
206 | .therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT, | ||
207 | .therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK, | ||
208 | .therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT, | ||
209 | .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT, | ||
210 | .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK, | ||
211 | .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT, | ||
212 | .tmu_status = EXYNOS_TMU_REG_STATUS, | ||
213 | .tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP, | ||
214 | .threshold_th0 = EXYNOS_THD_TEMP_RISE, | ||
215 | .threshold_th1 = EXYNOS_THD_TEMP_FALL, | ||
216 | .tmu_inten = EXYNOS5260_TMU_REG_INTEN, | ||
217 | .inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT, | ||
218 | .inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT, | ||
219 | .inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT, | ||
220 | .inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT, | ||
221 | .inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT, | ||
222 | .tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT, | ||
223 | .tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR, | ||
224 | .intclr_fall_shift = EXYNOS5420_TMU_CLEAR_FALL_INT_SHIFT, | ||
225 | .intclr_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT, | ||
226 | .intclr_rise_mask = EXYNOS5260_TMU_RISE_INT_MASK, | ||
227 | .intclr_fall_mask = EXYNOS5260_TMU_FALL_INT_MASK, | ||
228 | .emul_con = EXYNOS5260_EMUL_CON, | ||
229 | .emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT, | ||
230 | .emul_time_shift = EXYNOS_EMUL_TIME_SHIFT, | ||
231 | .emul_time_mask = EXYNOS_EMUL_TIME_MASK, | ||
232 | }; | ||
233 | |||
234 | #define __EXYNOS5260_TMU_DATA \ | ||
235 | .threshold_falling = 10, \ | ||
236 | .trigger_levels[0] = 85, \ | ||
237 | .trigger_levels[1] = 103, \ | ||
238 | .trigger_levels[2] = 110, \ | ||
239 | .trigger_levels[3] = 120, \ | ||
240 | .trigger_enable[0] = true, \ | ||
241 | .trigger_enable[1] = true, \ | ||
242 | .trigger_enable[2] = true, \ | ||
243 | .trigger_enable[3] = false, \ | ||
244 | .trigger_type[0] = THROTTLE_ACTIVE, \ | ||
245 | .trigger_type[1] = THROTTLE_ACTIVE, \ | ||
246 | .trigger_type[2] = SW_TRIP, \ | ||
247 | .trigger_type[3] = HW_TRIP, \ | ||
248 | .max_trigger_level = 4, \ | ||
249 | .gain = 8, \ | ||
250 | .reference_voltage = 16, \ | ||
251 | .noise_cancel_mode = 4, \ | ||
252 | .cal_type = TYPE_ONE_POINT_TRIMMING, \ | ||
253 | .efuse_value = 55, \ | ||
254 | .min_efuse_value = 40, \ | ||
255 | .max_efuse_value = 100, \ | ||
256 | .first_point_trim = 25, \ | ||
257 | .second_point_trim = 85, \ | ||
258 | .default_temp_offset = 50, \ | ||
259 | .freq_tab[0] = { \ | ||
260 | .freq_clip_max = 800 * 1000, \ | ||
261 | .temp_level = 85, \ | ||
262 | }, \ | ||
263 | .freq_tab[1] = { \ | ||
264 | .freq_clip_max = 200 * 1000, \ | ||
265 | .temp_level = 103, \ | ||
266 | }, \ | ||
267 | .freq_tab_count = 2, \ | ||
268 | .registers = &exynos5260_tmu_registers, \ | ||
269 | |||
270 | #define EXYNOS5260_TMU_DATA \ | ||
271 | __EXYNOS5260_TMU_DATA \ | ||
272 | .type = SOC_ARCH_EXYNOS5260, \ | ||
273 | .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \ | ||
274 | TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \ | ||
275 | TMU_SUPPORT_EMUL_TIME) | ||
276 | |||
277 | struct exynos_tmu_init_data const exynos5260_default_tmu_data = { | ||
278 | .tmu_data = { | ||
279 | { EXYNOS5260_TMU_DATA }, | ||
280 | { EXYNOS5260_TMU_DATA }, | ||
281 | { EXYNOS5260_TMU_DATA }, | ||
282 | { EXYNOS5260_TMU_DATA }, | ||
283 | { EXYNOS5260_TMU_DATA }, | ||
284 | }, | ||
285 | .tmu_count = 5, | ||
286 | }; | ||
287 | #endif | ||
288 | |||
197 | #if defined(CONFIG_SOC_EXYNOS5420) | 289 | #if defined(CONFIG_SOC_EXYNOS5420) |
198 | static const struct exynos_tmu_registers exynos5420_tmu_registers = { | 290 | static const struct exynos_tmu_registers exynos5420_tmu_registers = { |
199 | .triminfo_data = EXYNOS_TMU_REG_TRIMINFO, | 291 | .triminfo_data = EXYNOS_TMU_REG_TRIMINFO, |