diff options
author | Mingkai Hu <Mingkai.hu@freescale.com> | 2010-10-12 06:18:30 -0400 |
---|---|---|
committer | Grant Likely <grant.likely@secretlab.ca> | 2010-10-12 23:38:12 -0400 |
commit | 3272029fb33a88873b9b02224ebeb23bf3a4668e (patch) | |
tree | 5a01a8506285fb418c1334019b5c37575b40c9d7 /drivers/spi/spi_fsl_spi.c | |
parent | 492c032beccd53f807811b6c14909630d409dd8c (diff) |
spi/mpc8xxx: rename spi_mpc8xxx.c to spi_fsl_spi.c
This will pave the way to refactor out the common code which can be used
by the eSPI controller driver, and rename the SPI controller dirver to the
file spi_fsl_spi.c.
Signed-off-by: Mingkai Hu <Mingkai.hu@freescale.com>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
Diffstat (limited to 'drivers/spi/spi_fsl_spi.c')
-rw-r--r-- | drivers/spi/spi_fsl_spi.c | 1425 |
1 files changed, 1425 insertions, 0 deletions
diff --git a/drivers/spi/spi_fsl_spi.c b/drivers/spi/spi_fsl_spi.c new file mode 100644 index 000000000000..1dd86b835cd8 --- /dev/null +++ b/drivers/spi/spi_fsl_spi.c | |||
@@ -0,0 +1,1425 @@ | |||
1 | /* | ||
2 | * MPC8xxx SPI controller driver. | ||
3 | * | ||
4 | * Maintainer: Kumar Gala | ||
5 | * | ||
6 | * Copyright (C) 2006 Polycom, Inc. | ||
7 | * | ||
8 | * CPM SPI and QE buffer descriptors mode support: | ||
9 | * Copyright (c) 2009 MontaVista Software, Inc. | ||
10 | * Author: Anton Vorontsov <avorontsov@ru.mvista.com> | ||
11 | * | ||
12 | * This program is free software; you can redistribute it and/or modify it | ||
13 | * under the terms of the GNU General Public License as published by the | ||
14 | * Free Software Foundation; either version 2 of the License, or (at your | ||
15 | * option) any later version. | ||
16 | */ | ||
17 | #include <linux/module.h> | ||
18 | #include <linux/init.h> | ||
19 | #include <linux/types.h> | ||
20 | #include <linux/kernel.h> | ||
21 | #include <linux/bug.h> | ||
22 | #include <linux/errno.h> | ||
23 | #include <linux/err.h> | ||
24 | #include <linux/io.h> | ||
25 | #include <linux/completion.h> | ||
26 | #include <linux/interrupt.h> | ||
27 | #include <linux/delay.h> | ||
28 | #include <linux/irq.h> | ||
29 | #include <linux/device.h> | ||
30 | #include <linux/spi/spi.h> | ||
31 | #include <linux/spi/spi_bitbang.h> | ||
32 | #include <linux/platform_device.h> | ||
33 | #include <linux/fsl_devices.h> | ||
34 | #include <linux/dma-mapping.h> | ||
35 | #include <linux/mm.h> | ||
36 | #include <linux/mutex.h> | ||
37 | #include <linux/of.h> | ||
38 | #include <linux/of_platform.h> | ||
39 | #include <linux/gpio.h> | ||
40 | #include <linux/of_gpio.h> | ||
41 | #include <linux/slab.h> | ||
42 | |||
43 | #include <sysdev/fsl_soc.h> | ||
44 | #include <asm/cpm.h> | ||
45 | #include <asm/qe.h> | ||
46 | #include <asm/irq.h> | ||
47 | |||
48 | /* CPM1 and CPM2 are mutually exclusive. */ | ||
49 | #ifdef CONFIG_CPM1 | ||
50 | #include <asm/cpm1.h> | ||
51 | #define CPM_SPI_CMD mk_cr_cmd(CPM_CR_CH_SPI, 0) | ||
52 | #else | ||
53 | #include <asm/cpm2.h> | ||
54 | #define CPM_SPI_CMD mk_cr_cmd(CPM_CR_SPI_PAGE, CPM_CR_SPI_SBLOCK, 0, 0) | ||
55 | #endif | ||
56 | |||
57 | /* SPI Controller registers */ | ||
58 | struct mpc8xxx_spi_reg { | ||
59 | u8 res1[0x20]; | ||
60 | __be32 mode; | ||
61 | __be32 event; | ||
62 | __be32 mask; | ||
63 | __be32 command; | ||
64 | __be32 transmit; | ||
65 | __be32 receive; | ||
66 | }; | ||
67 | |||
68 | /* SPI Controller mode register definitions */ | ||
69 | #define SPMODE_LOOP (1 << 30) | ||
70 | #define SPMODE_CI_INACTIVEHIGH (1 << 29) | ||
71 | #define SPMODE_CP_BEGIN_EDGECLK (1 << 28) | ||
72 | #define SPMODE_DIV16 (1 << 27) | ||
73 | #define SPMODE_REV (1 << 26) | ||
74 | #define SPMODE_MS (1 << 25) | ||
75 | #define SPMODE_ENABLE (1 << 24) | ||
76 | #define SPMODE_LEN(x) ((x) << 20) | ||
77 | #define SPMODE_PM(x) ((x) << 16) | ||
78 | #define SPMODE_OP (1 << 14) | ||
79 | #define SPMODE_CG(x) ((x) << 7) | ||
80 | |||
81 | /* | ||
82 | * Default for SPI Mode: | ||
83 | * SPI MODE 0 (inactive low, phase middle, MSB, 8-bit length, slow clk | ||
84 | */ | ||
85 | #define SPMODE_INIT_VAL (SPMODE_CI_INACTIVEHIGH | SPMODE_DIV16 | SPMODE_REV | \ | ||
86 | SPMODE_MS | SPMODE_LEN(7) | SPMODE_PM(0xf)) | ||
87 | |||
88 | /* SPIE register values */ | ||
89 | #define SPIE_NE 0x00000200 /* Not empty */ | ||
90 | #define SPIE_NF 0x00000100 /* Not full */ | ||
91 | |||
92 | /* SPIM register values */ | ||
93 | #define SPIM_NE 0x00000200 /* Not empty */ | ||
94 | #define SPIM_NF 0x00000100 /* Not full */ | ||
95 | |||
96 | #define SPIE_TXB 0x00000200 /* Last char is written to tx fifo */ | ||
97 | #define SPIE_RXB 0x00000100 /* Last char is written to rx buf */ | ||
98 | |||
99 | /* SPCOM register values */ | ||
100 | #define SPCOM_STR (1 << 23) /* Start transmit */ | ||
101 | |||
102 | #define SPI_PRAM_SIZE 0x100 | ||
103 | #define SPI_MRBLR ((unsigned int)PAGE_SIZE) | ||
104 | |||
105 | /* SPI Controller driver's private data. */ | ||
106 | struct mpc8xxx_spi { | ||
107 | struct device *dev; | ||
108 | struct mpc8xxx_spi_reg __iomem *base; | ||
109 | |||
110 | /* rx & tx bufs from the spi_transfer */ | ||
111 | const void *tx; | ||
112 | void *rx; | ||
113 | |||
114 | int subblock; | ||
115 | struct spi_pram __iomem *pram; | ||
116 | struct cpm_buf_desc __iomem *tx_bd; | ||
117 | struct cpm_buf_desc __iomem *rx_bd; | ||
118 | |||
119 | struct spi_transfer *xfer_in_progress; | ||
120 | |||
121 | /* dma addresses for CPM transfers */ | ||
122 | dma_addr_t tx_dma; | ||
123 | dma_addr_t rx_dma; | ||
124 | bool map_tx_dma; | ||
125 | bool map_rx_dma; | ||
126 | |||
127 | dma_addr_t dma_dummy_tx; | ||
128 | dma_addr_t dma_dummy_rx; | ||
129 | |||
130 | /* functions to deal with different sized buffers */ | ||
131 | void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *); | ||
132 | u32(*get_tx) (struct mpc8xxx_spi *); | ||
133 | |||
134 | unsigned int count; | ||
135 | unsigned int irq; | ||
136 | |||
137 | unsigned nsecs; /* (clock cycle time)/2 */ | ||
138 | |||
139 | u32 spibrg; /* SPIBRG input clock */ | ||
140 | u32 rx_shift; /* RX data reg shift when in qe mode */ | ||
141 | u32 tx_shift; /* TX data reg shift when in qe mode */ | ||
142 | |||
143 | unsigned int flags; | ||
144 | |||
145 | struct workqueue_struct *workqueue; | ||
146 | struct work_struct work; | ||
147 | |||
148 | struct list_head queue; | ||
149 | spinlock_t lock; | ||
150 | |||
151 | struct completion done; | ||
152 | }; | ||
153 | |||
154 | static void *mpc8xxx_dummy_rx; | ||
155 | static DEFINE_MUTEX(mpc8xxx_dummy_rx_lock); | ||
156 | static int mpc8xxx_dummy_rx_refcnt; | ||
157 | |||
158 | struct spi_mpc8xxx_cs { | ||
159 | /* functions to deal with different sized buffers */ | ||
160 | void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *); | ||
161 | u32 (*get_tx) (struct mpc8xxx_spi *); | ||
162 | u32 rx_shift; /* RX data reg shift when in qe mode */ | ||
163 | u32 tx_shift; /* TX data reg shift when in qe mode */ | ||
164 | u32 hw_mode; /* Holds HW mode register settings */ | ||
165 | }; | ||
166 | |||
167 | static inline void mpc8xxx_spi_write_reg(__be32 __iomem *reg, u32 val) | ||
168 | { | ||
169 | out_be32(reg, val); | ||
170 | } | ||
171 | |||
172 | static inline u32 mpc8xxx_spi_read_reg(__be32 __iomem *reg) | ||
173 | { | ||
174 | return in_be32(reg); | ||
175 | } | ||
176 | |||
177 | #define MPC83XX_SPI_RX_BUF(type) \ | ||
178 | static \ | ||
179 | void mpc8xxx_spi_rx_buf_##type(u32 data, struct mpc8xxx_spi *mpc8xxx_spi) \ | ||
180 | { \ | ||
181 | type *rx = mpc8xxx_spi->rx; \ | ||
182 | *rx++ = (type)(data >> mpc8xxx_spi->rx_shift); \ | ||
183 | mpc8xxx_spi->rx = rx; \ | ||
184 | } | ||
185 | |||
186 | #define MPC83XX_SPI_TX_BUF(type) \ | ||
187 | static \ | ||
188 | u32 mpc8xxx_spi_tx_buf_##type(struct mpc8xxx_spi *mpc8xxx_spi) \ | ||
189 | { \ | ||
190 | u32 data; \ | ||
191 | const type *tx = mpc8xxx_spi->tx; \ | ||
192 | if (!tx) \ | ||
193 | return 0; \ | ||
194 | data = *tx++ << mpc8xxx_spi->tx_shift; \ | ||
195 | mpc8xxx_spi->tx = tx; \ | ||
196 | return data; \ | ||
197 | } | ||
198 | |||
199 | MPC83XX_SPI_RX_BUF(u8) | ||
200 | MPC83XX_SPI_RX_BUF(u16) | ||
201 | MPC83XX_SPI_RX_BUF(u32) | ||
202 | MPC83XX_SPI_TX_BUF(u8) | ||
203 | MPC83XX_SPI_TX_BUF(u16) | ||
204 | MPC83XX_SPI_TX_BUF(u32) | ||
205 | |||
206 | static void mpc8xxx_spi_change_mode(struct spi_device *spi) | ||
207 | { | ||
208 | struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master); | ||
209 | struct spi_mpc8xxx_cs *cs = spi->controller_state; | ||
210 | __be32 __iomem *mode = &mspi->base->mode; | ||
211 | unsigned long flags; | ||
212 | |||
213 | if (cs->hw_mode == mpc8xxx_spi_read_reg(mode)) | ||
214 | return; | ||
215 | |||
216 | /* Turn off IRQs locally to minimize time that SPI is disabled. */ | ||
217 | local_irq_save(flags); | ||
218 | |||
219 | /* Turn off SPI unit prior changing mode */ | ||
220 | mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE); | ||
221 | |||
222 | /* When in CPM mode, we need to reinit tx and rx. */ | ||
223 | if (mspi->flags & SPI_CPM_MODE) { | ||
224 | if (mspi->flags & SPI_QE) { | ||
225 | qe_issue_cmd(QE_INIT_TX_RX, mspi->subblock, | ||
226 | QE_CR_PROTOCOL_UNSPECIFIED, 0); | ||
227 | } else { | ||
228 | cpm_command(CPM_SPI_CMD, CPM_CR_INIT_TRX); | ||
229 | if (mspi->flags & SPI_CPM1) { | ||
230 | out_be16(&mspi->pram->rbptr, | ||
231 | in_be16(&mspi->pram->rbase)); | ||
232 | out_be16(&mspi->pram->tbptr, | ||
233 | in_be16(&mspi->pram->tbase)); | ||
234 | } | ||
235 | } | ||
236 | } | ||
237 | mpc8xxx_spi_write_reg(mode, cs->hw_mode); | ||
238 | local_irq_restore(flags); | ||
239 | } | ||
240 | |||
241 | static void mpc8xxx_spi_chipselect(struct spi_device *spi, int value) | ||
242 | { | ||
243 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | ||
244 | struct fsl_spi_platform_data *pdata = spi->dev.parent->platform_data; | ||
245 | bool pol = spi->mode & SPI_CS_HIGH; | ||
246 | struct spi_mpc8xxx_cs *cs = spi->controller_state; | ||
247 | |||
248 | if (value == BITBANG_CS_INACTIVE) { | ||
249 | if (pdata->cs_control) | ||
250 | pdata->cs_control(spi, !pol); | ||
251 | } | ||
252 | |||
253 | if (value == BITBANG_CS_ACTIVE) { | ||
254 | mpc8xxx_spi->rx_shift = cs->rx_shift; | ||
255 | mpc8xxx_spi->tx_shift = cs->tx_shift; | ||
256 | mpc8xxx_spi->get_rx = cs->get_rx; | ||
257 | mpc8xxx_spi->get_tx = cs->get_tx; | ||
258 | |||
259 | mpc8xxx_spi_change_mode(spi); | ||
260 | |||
261 | if (pdata->cs_control) | ||
262 | pdata->cs_control(spi, pol); | ||
263 | } | ||
264 | } | ||
265 | |||
266 | static int | ||
267 | mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs, | ||
268 | struct spi_device *spi, | ||
269 | struct mpc8xxx_spi *mpc8xxx_spi, | ||
270 | int bits_per_word) | ||
271 | { | ||
272 | cs->rx_shift = 0; | ||
273 | cs->tx_shift = 0; | ||
274 | if (bits_per_word <= 8) { | ||
275 | cs->get_rx = mpc8xxx_spi_rx_buf_u8; | ||
276 | cs->get_tx = mpc8xxx_spi_tx_buf_u8; | ||
277 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) { | ||
278 | cs->rx_shift = 16; | ||
279 | cs->tx_shift = 24; | ||
280 | } | ||
281 | } else if (bits_per_word <= 16) { | ||
282 | cs->get_rx = mpc8xxx_spi_rx_buf_u16; | ||
283 | cs->get_tx = mpc8xxx_spi_tx_buf_u16; | ||
284 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) { | ||
285 | cs->rx_shift = 16; | ||
286 | cs->tx_shift = 16; | ||
287 | } | ||
288 | } else if (bits_per_word <= 32) { | ||
289 | cs->get_rx = mpc8xxx_spi_rx_buf_u32; | ||
290 | cs->get_tx = mpc8xxx_spi_tx_buf_u32; | ||
291 | } else | ||
292 | return -EINVAL; | ||
293 | |||
294 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE && | ||
295 | spi->mode & SPI_LSB_FIRST) { | ||
296 | cs->tx_shift = 0; | ||
297 | if (bits_per_word <= 8) | ||
298 | cs->rx_shift = 8; | ||
299 | else | ||
300 | cs->rx_shift = 0; | ||
301 | } | ||
302 | mpc8xxx_spi->rx_shift = cs->rx_shift; | ||
303 | mpc8xxx_spi->tx_shift = cs->tx_shift; | ||
304 | mpc8xxx_spi->get_rx = cs->get_rx; | ||
305 | mpc8xxx_spi->get_tx = cs->get_tx; | ||
306 | |||
307 | return bits_per_word; | ||
308 | } | ||
309 | |||
310 | static int | ||
311 | mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs, | ||
312 | struct spi_device *spi, | ||
313 | int bits_per_word) | ||
314 | { | ||
315 | /* QE uses Little Endian for words > 8 | ||
316 | * so transform all words > 8 into 8 bits | ||
317 | * Unfortnatly that doesn't work for LSB so | ||
318 | * reject these for now */ | ||
319 | /* Note: 32 bits word, LSB works iff | ||
320 | * tfcr/rfcr is set to CPMFCR_GBL */ | ||
321 | if (spi->mode & SPI_LSB_FIRST && | ||
322 | bits_per_word > 8) | ||
323 | return -EINVAL; | ||
324 | if (bits_per_word > 8) | ||
325 | return 8; /* pretend its 8 bits */ | ||
326 | return bits_per_word; | ||
327 | } | ||
328 | |||
329 | static | ||
330 | int mpc8xxx_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t) | ||
331 | { | ||
332 | struct mpc8xxx_spi *mpc8xxx_spi; | ||
333 | int bits_per_word; | ||
334 | u8 pm; | ||
335 | u32 hz; | ||
336 | struct spi_mpc8xxx_cs *cs = spi->controller_state; | ||
337 | |||
338 | mpc8xxx_spi = spi_master_get_devdata(spi->master); | ||
339 | |||
340 | if (t) { | ||
341 | bits_per_word = t->bits_per_word; | ||
342 | hz = t->speed_hz; | ||
343 | } else { | ||
344 | bits_per_word = 0; | ||
345 | hz = 0; | ||
346 | } | ||
347 | |||
348 | /* spi_transfer level calls that work per-word */ | ||
349 | if (!bits_per_word) | ||
350 | bits_per_word = spi->bits_per_word; | ||
351 | |||
352 | /* Make sure its a bit width we support [4..16, 32] */ | ||
353 | if ((bits_per_word < 4) | ||
354 | || ((bits_per_word > 16) && (bits_per_word != 32))) | ||
355 | return -EINVAL; | ||
356 | |||
357 | if (!hz) | ||
358 | hz = spi->max_speed_hz; | ||
359 | |||
360 | if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) | ||
361 | bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi, | ||
362 | mpc8xxx_spi, | ||
363 | bits_per_word); | ||
364 | else if (mpc8xxx_spi->flags & SPI_QE) | ||
365 | bits_per_word = mspi_apply_qe_mode_quirks(cs, spi, | ||
366 | bits_per_word); | ||
367 | |||
368 | if (bits_per_word < 0) | ||
369 | return bits_per_word; | ||
370 | |||
371 | if (bits_per_word == 32) | ||
372 | bits_per_word = 0; | ||
373 | else | ||
374 | bits_per_word = bits_per_word - 1; | ||
375 | |||
376 | /* mask out bits we are going to set */ | ||
377 | cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16 | ||
378 | | SPMODE_PM(0xF)); | ||
379 | |||
380 | cs->hw_mode |= SPMODE_LEN(bits_per_word); | ||
381 | |||
382 | if ((mpc8xxx_spi->spibrg / hz) > 64) { | ||
383 | cs->hw_mode |= SPMODE_DIV16; | ||
384 | pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1; | ||
385 | |||
386 | WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. " | ||
387 | "Will use %d Hz instead.\n", dev_name(&spi->dev), | ||
388 | hz, mpc8xxx_spi->spibrg / 1024); | ||
389 | if (pm > 16) | ||
390 | pm = 16; | ||
391 | } else | ||
392 | pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1; | ||
393 | if (pm) | ||
394 | pm--; | ||
395 | |||
396 | cs->hw_mode |= SPMODE_PM(pm); | ||
397 | |||
398 | mpc8xxx_spi_change_mode(spi); | ||
399 | return 0; | ||
400 | } | ||
401 | |||
402 | static void mpc8xxx_spi_cpm_bufs_start(struct mpc8xxx_spi *mspi) | ||
403 | { | ||
404 | struct cpm_buf_desc __iomem *tx_bd = mspi->tx_bd; | ||
405 | struct cpm_buf_desc __iomem *rx_bd = mspi->rx_bd; | ||
406 | unsigned int xfer_len = min(mspi->count, SPI_MRBLR); | ||
407 | unsigned int xfer_ofs; | ||
408 | |||
409 | xfer_ofs = mspi->xfer_in_progress->len - mspi->count; | ||
410 | |||
411 | if (mspi->rx_dma == mspi->dma_dummy_rx) | ||
412 | out_be32(&rx_bd->cbd_bufaddr, mspi->rx_dma); | ||
413 | else | ||
414 | out_be32(&rx_bd->cbd_bufaddr, mspi->rx_dma + xfer_ofs); | ||
415 | out_be16(&rx_bd->cbd_datlen, 0); | ||
416 | out_be16(&rx_bd->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT | BD_SC_WRAP); | ||
417 | |||
418 | if (mspi->tx_dma == mspi->dma_dummy_tx) | ||
419 | out_be32(&tx_bd->cbd_bufaddr, mspi->tx_dma); | ||
420 | else | ||
421 | out_be32(&tx_bd->cbd_bufaddr, mspi->tx_dma + xfer_ofs); | ||
422 | out_be16(&tx_bd->cbd_datlen, xfer_len); | ||
423 | out_be16(&tx_bd->cbd_sc, BD_SC_READY | BD_SC_INTRPT | BD_SC_WRAP | | ||
424 | BD_SC_LAST); | ||
425 | |||
426 | /* start transfer */ | ||
427 | mpc8xxx_spi_write_reg(&mspi->base->command, SPCOM_STR); | ||
428 | } | ||
429 | |||
430 | static int mpc8xxx_spi_cpm_bufs(struct mpc8xxx_spi *mspi, | ||
431 | struct spi_transfer *t, bool is_dma_mapped) | ||
432 | { | ||
433 | struct device *dev = mspi->dev; | ||
434 | |||
435 | if (is_dma_mapped) { | ||
436 | mspi->map_tx_dma = 0; | ||
437 | mspi->map_rx_dma = 0; | ||
438 | } else { | ||
439 | mspi->map_tx_dma = 1; | ||
440 | mspi->map_rx_dma = 1; | ||
441 | } | ||
442 | |||
443 | if (!t->tx_buf) { | ||
444 | mspi->tx_dma = mspi->dma_dummy_tx; | ||
445 | mspi->map_tx_dma = 0; | ||
446 | } | ||
447 | |||
448 | if (!t->rx_buf) { | ||
449 | mspi->rx_dma = mspi->dma_dummy_rx; | ||
450 | mspi->map_rx_dma = 0; | ||
451 | } | ||
452 | |||
453 | if (mspi->map_tx_dma) { | ||
454 | void *nonconst_tx = (void *)mspi->tx; /* shut up gcc */ | ||
455 | |||
456 | mspi->tx_dma = dma_map_single(dev, nonconst_tx, t->len, | ||
457 | DMA_TO_DEVICE); | ||
458 | if (dma_mapping_error(dev, mspi->tx_dma)) { | ||
459 | dev_err(dev, "unable to map tx dma\n"); | ||
460 | return -ENOMEM; | ||
461 | } | ||
462 | } else if (t->tx_buf) { | ||
463 | mspi->tx_dma = t->tx_dma; | ||
464 | } | ||
465 | |||
466 | if (mspi->map_rx_dma) { | ||
467 | mspi->rx_dma = dma_map_single(dev, mspi->rx, t->len, | ||
468 | DMA_FROM_DEVICE); | ||
469 | if (dma_mapping_error(dev, mspi->rx_dma)) { | ||
470 | dev_err(dev, "unable to map rx dma\n"); | ||
471 | goto err_rx_dma; | ||
472 | } | ||
473 | } else if (t->rx_buf) { | ||
474 | mspi->rx_dma = t->rx_dma; | ||
475 | } | ||
476 | |||
477 | /* enable rx ints */ | ||
478 | mpc8xxx_spi_write_reg(&mspi->base->mask, SPIE_RXB); | ||
479 | |||
480 | mspi->xfer_in_progress = t; | ||
481 | mspi->count = t->len; | ||
482 | |||
483 | /* start CPM transfers */ | ||
484 | mpc8xxx_spi_cpm_bufs_start(mspi); | ||
485 | |||
486 | return 0; | ||
487 | |||
488 | err_rx_dma: | ||
489 | if (mspi->map_tx_dma) | ||
490 | dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE); | ||
491 | return -ENOMEM; | ||
492 | } | ||
493 | |||
494 | static void mpc8xxx_spi_cpm_bufs_complete(struct mpc8xxx_spi *mspi) | ||
495 | { | ||
496 | struct device *dev = mspi->dev; | ||
497 | struct spi_transfer *t = mspi->xfer_in_progress; | ||
498 | |||
499 | if (mspi->map_tx_dma) | ||
500 | dma_unmap_single(dev, mspi->tx_dma, t->len, DMA_TO_DEVICE); | ||
501 | if (mspi->map_rx_dma) | ||
502 | dma_unmap_single(dev, mspi->rx_dma, t->len, DMA_FROM_DEVICE); | ||
503 | mspi->xfer_in_progress = NULL; | ||
504 | } | ||
505 | |||
506 | static int mpc8xxx_spi_cpu_bufs(struct mpc8xxx_spi *mspi, | ||
507 | struct spi_transfer *t, unsigned int len) | ||
508 | { | ||
509 | u32 word; | ||
510 | |||
511 | mspi->count = len; | ||
512 | |||
513 | /* enable rx ints */ | ||
514 | mpc8xxx_spi_write_reg(&mspi->base->mask, SPIM_NE); | ||
515 | |||
516 | /* transmit word */ | ||
517 | word = mspi->get_tx(mspi); | ||
518 | mpc8xxx_spi_write_reg(&mspi->base->transmit, word); | ||
519 | |||
520 | return 0; | ||
521 | } | ||
522 | |||
523 | static int mpc8xxx_spi_bufs(struct spi_device *spi, struct spi_transfer *t, | ||
524 | bool is_dma_mapped) | ||
525 | { | ||
526 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | ||
527 | unsigned int len = t->len; | ||
528 | u8 bits_per_word; | ||
529 | int ret; | ||
530 | |||
531 | bits_per_word = spi->bits_per_word; | ||
532 | if (t->bits_per_word) | ||
533 | bits_per_word = t->bits_per_word; | ||
534 | |||
535 | if (bits_per_word > 8) { | ||
536 | /* invalid length? */ | ||
537 | if (len & 1) | ||
538 | return -EINVAL; | ||
539 | len /= 2; | ||
540 | } | ||
541 | if (bits_per_word > 16) { | ||
542 | /* invalid length? */ | ||
543 | if (len & 1) | ||
544 | return -EINVAL; | ||
545 | len /= 2; | ||
546 | } | ||
547 | |||
548 | mpc8xxx_spi->tx = t->tx_buf; | ||
549 | mpc8xxx_spi->rx = t->rx_buf; | ||
550 | |||
551 | INIT_COMPLETION(mpc8xxx_spi->done); | ||
552 | |||
553 | if (mpc8xxx_spi->flags & SPI_CPM_MODE) | ||
554 | ret = mpc8xxx_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped); | ||
555 | else | ||
556 | ret = mpc8xxx_spi_cpu_bufs(mpc8xxx_spi, t, len); | ||
557 | if (ret) | ||
558 | return ret; | ||
559 | |||
560 | wait_for_completion(&mpc8xxx_spi->done); | ||
561 | |||
562 | /* disable rx ints */ | ||
563 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mask, 0); | ||
564 | |||
565 | if (mpc8xxx_spi->flags & SPI_CPM_MODE) | ||
566 | mpc8xxx_spi_cpm_bufs_complete(mpc8xxx_spi); | ||
567 | |||
568 | return mpc8xxx_spi->count; | ||
569 | } | ||
570 | |||
571 | static void mpc8xxx_spi_do_one_msg(struct spi_message *m) | ||
572 | { | ||
573 | struct spi_device *spi = m->spi; | ||
574 | struct spi_transfer *t; | ||
575 | unsigned int cs_change; | ||
576 | const int nsecs = 50; | ||
577 | int status; | ||
578 | |||
579 | cs_change = 1; | ||
580 | status = 0; | ||
581 | list_for_each_entry(t, &m->transfers, transfer_list) { | ||
582 | if (t->bits_per_word || t->speed_hz) { | ||
583 | /* Don't allow changes if CS is active */ | ||
584 | status = -EINVAL; | ||
585 | |||
586 | if (cs_change) | ||
587 | status = mpc8xxx_spi_setup_transfer(spi, t); | ||
588 | if (status < 0) | ||
589 | break; | ||
590 | } | ||
591 | |||
592 | if (cs_change) { | ||
593 | mpc8xxx_spi_chipselect(spi, BITBANG_CS_ACTIVE); | ||
594 | ndelay(nsecs); | ||
595 | } | ||
596 | cs_change = t->cs_change; | ||
597 | if (t->len) | ||
598 | status = mpc8xxx_spi_bufs(spi, t, m->is_dma_mapped); | ||
599 | if (status) { | ||
600 | status = -EMSGSIZE; | ||
601 | break; | ||
602 | } | ||
603 | m->actual_length += t->len; | ||
604 | |||
605 | if (t->delay_usecs) | ||
606 | udelay(t->delay_usecs); | ||
607 | |||
608 | if (cs_change) { | ||
609 | ndelay(nsecs); | ||
610 | mpc8xxx_spi_chipselect(spi, BITBANG_CS_INACTIVE); | ||
611 | ndelay(nsecs); | ||
612 | } | ||
613 | } | ||
614 | |||
615 | m->status = status; | ||
616 | m->complete(m->context); | ||
617 | |||
618 | if (status || !cs_change) { | ||
619 | ndelay(nsecs); | ||
620 | mpc8xxx_spi_chipselect(spi, BITBANG_CS_INACTIVE); | ||
621 | } | ||
622 | |||
623 | mpc8xxx_spi_setup_transfer(spi, NULL); | ||
624 | } | ||
625 | |||
626 | static void mpc8xxx_spi_work(struct work_struct *work) | ||
627 | { | ||
628 | struct mpc8xxx_spi *mpc8xxx_spi = container_of(work, struct mpc8xxx_spi, | ||
629 | work); | ||
630 | |||
631 | spin_lock_irq(&mpc8xxx_spi->lock); | ||
632 | while (!list_empty(&mpc8xxx_spi->queue)) { | ||
633 | struct spi_message *m = container_of(mpc8xxx_spi->queue.next, | ||
634 | struct spi_message, queue); | ||
635 | |||
636 | list_del_init(&m->queue); | ||
637 | spin_unlock_irq(&mpc8xxx_spi->lock); | ||
638 | |||
639 | mpc8xxx_spi_do_one_msg(m); | ||
640 | |||
641 | spin_lock_irq(&mpc8xxx_spi->lock); | ||
642 | } | ||
643 | spin_unlock_irq(&mpc8xxx_spi->lock); | ||
644 | } | ||
645 | |||
646 | static int mpc8xxx_spi_setup(struct spi_device *spi) | ||
647 | { | ||
648 | struct mpc8xxx_spi *mpc8xxx_spi; | ||
649 | int retval; | ||
650 | u32 hw_mode; | ||
651 | struct spi_mpc8xxx_cs *cs = spi->controller_state; | ||
652 | |||
653 | if (!spi->max_speed_hz) | ||
654 | return -EINVAL; | ||
655 | |||
656 | if (!cs) { | ||
657 | cs = kzalloc(sizeof *cs, GFP_KERNEL); | ||
658 | if (!cs) | ||
659 | return -ENOMEM; | ||
660 | spi->controller_state = cs; | ||
661 | } | ||
662 | mpc8xxx_spi = spi_master_get_devdata(spi->master); | ||
663 | |||
664 | hw_mode = cs->hw_mode; /* Save original settings */ | ||
665 | cs->hw_mode = mpc8xxx_spi_read_reg(&mpc8xxx_spi->base->mode); | ||
666 | /* mask out bits we are going to set */ | ||
667 | cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH | ||
668 | | SPMODE_REV | SPMODE_LOOP); | ||
669 | |||
670 | if (spi->mode & SPI_CPHA) | ||
671 | cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK; | ||
672 | if (spi->mode & SPI_CPOL) | ||
673 | cs->hw_mode |= SPMODE_CI_INACTIVEHIGH; | ||
674 | if (!(spi->mode & SPI_LSB_FIRST)) | ||
675 | cs->hw_mode |= SPMODE_REV; | ||
676 | if (spi->mode & SPI_LOOP) | ||
677 | cs->hw_mode |= SPMODE_LOOP; | ||
678 | |||
679 | retval = mpc8xxx_spi_setup_transfer(spi, NULL); | ||
680 | if (retval < 0) { | ||
681 | cs->hw_mode = hw_mode; /* Restore settings */ | ||
682 | return retval; | ||
683 | } | ||
684 | return 0; | ||
685 | } | ||
686 | |||
687 | static void mpc8xxx_spi_cpm_irq(struct mpc8xxx_spi *mspi, u32 events) | ||
688 | { | ||
689 | u16 len; | ||
690 | |||
691 | dev_dbg(mspi->dev, "%s: bd datlen %d, count %d\n", __func__, | ||
692 | in_be16(&mspi->rx_bd->cbd_datlen), mspi->count); | ||
693 | |||
694 | len = in_be16(&mspi->rx_bd->cbd_datlen); | ||
695 | if (len > mspi->count) { | ||
696 | WARN_ON(1); | ||
697 | len = mspi->count; | ||
698 | } | ||
699 | |||
700 | /* Clear the events */ | ||
701 | mpc8xxx_spi_write_reg(&mspi->base->event, events); | ||
702 | |||
703 | mspi->count -= len; | ||
704 | if (mspi->count) | ||
705 | mpc8xxx_spi_cpm_bufs_start(mspi); | ||
706 | else | ||
707 | complete(&mspi->done); | ||
708 | } | ||
709 | |||
710 | static void mpc8xxx_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events) | ||
711 | { | ||
712 | /* We need handle RX first */ | ||
713 | if (events & SPIE_NE) { | ||
714 | u32 rx_data = mpc8xxx_spi_read_reg(&mspi->base->receive); | ||
715 | |||
716 | if (mspi->rx) | ||
717 | mspi->get_rx(rx_data, mspi); | ||
718 | } | ||
719 | |||
720 | if ((events & SPIE_NF) == 0) | ||
721 | /* spin until TX is done */ | ||
722 | while (((events = | ||
723 | mpc8xxx_spi_read_reg(&mspi->base->event)) & | ||
724 | SPIE_NF) == 0) | ||
725 | cpu_relax(); | ||
726 | |||
727 | /* Clear the events */ | ||
728 | mpc8xxx_spi_write_reg(&mspi->base->event, events); | ||
729 | |||
730 | mspi->count -= 1; | ||
731 | if (mspi->count) { | ||
732 | u32 word = mspi->get_tx(mspi); | ||
733 | |||
734 | mpc8xxx_spi_write_reg(&mspi->base->transmit, word); | ||
735 | } else { | ||
736 | complete(&mspi->done); | ||
737 | } | ||
738 | } | ||
739 | |||
740 | static irqreturn_t mpc8xxx_spi_irq(s32 irq, void *context_data) | ||
741 | { | ||
742 | struct mpc8xxx_spi *mspi = context_data; | ||
743 | irqreturn_t ret = IRQ_NONE; | ||
744 | u32 events; | ||
745 | |||
746 | /* Get interrupt events(tx/rx) */ | ||
747 | events = mpc8xxx_spi_read_reg(&mspi->base->event); | ||
748 | if (events) | ||
749 | ret = IRQ_HANDLED; | ||
750 | |||
751 | dev_dbg(mspi->dev, "%s: events %x\n", __func__, events); | ||
752 | |||
753 | if (mspi->flags & SPI_CPM_MODE) | ||
754 | mpc8xxx_spi_cpm_irq(mspi, events); | ||
755 | else | ||
756 | mpc8xxx_spi_cpu_irq(mspi, events); | ||
757 | |||
758 | return ret; | ||
759 | } | ||
760 | |||
761 | static int mpc8xxx_spi_transfer(struct spi_device *spi, | ||
762 | struct spi_message *m) | ||
763 | { | ||
764 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | ||
765 | unsigned long flags; | ||
766 | |||
767 | m->actual_length = 0; | ||
768 | m->status = -EINPROGRESS; | ||
769 | |||
770 | spin_lock_irqsave(&mpc8xxx_spi->lock, flags); | ||
771 | list_add_tail(&m->queue, &mpc8xxx_spi->queue); | ||
772 | queue_work(mpc8xxx_spi->workqueue, &mpc8xxx_spi->work); | ||
773 | spin_unlock_irqrestore(&mpc8xxx_spi->lock, flags); | ||
774 | |||
775 | return 0; | ||
776 | } | ||
777 | |||
778 | |||
779 | static void mpc8xxx_spi_cleanup(struct spi_device *spi) | ||
780 | { | ||
781 | kfree(spi->controller_state); | ||
782 | } | ||
783 | |||
784 | static void *mpc8xxx_spi_alloc_dummy_rx(void) | ||
785 | { | ||
786 | mutex_lock(&mpc8xxx_dummy_rx_lock); | ||
787 | |||
788 | if (!mpc8xxx_dummy_rx) | ||
789 | mpc8xxx_dummy_rx = kmalloc(SPI_MRBLR, GFP_KERNEL); | ||
790 | if (mpc8xxx_dummy_rx) | ||
791 | mpc8xxx_dummy_rx_refcnt++; | ||
792 | |||
793 | mutex_unlock(&mpc8xxx_dummy_rx_lock); | ||
794 | |||
795 | return mpc8xxx_dummy_rx; | ||
796 | } | ||
797 | |||
798 | static void mpc8xxx_spi_free_dummy_rx(void) | ||
799 | { | ||
800 | mutex_lock(&mpc8xxx_dummy_rx_lock); | ||
801 | |||
802 | switch (mpc8xxx_dummy_rx_refcnt) { | ||
803 | case 0: | ||
804 | WARN_ON(1); | ||
805 | break; | ||
806 | case 1: | ||
807 | kfree(mpc8xxx_dummy_rx); | ||
808 | mpc8xxx_dummy_rx = NULL; | ||
809 | /* fall through */ | ||
810 | default: | ||
811 | mpc8xxx_dummy_rx_refcnt--; | ||
812 | break; | ||
813 | } | ||
814 | |||
815 | mutex_unlock(&mpc8xxx_dummy_rx_lock); | ||
816 | } | ||
817 | |||
818 | static unsigned long mpc8xxx_spi_cpm_get_pram(struct mpc8xxx_spi *mspi) | ||
819 | { | ||
820 | struct device *dev = mspi->dev; | ||
821 | struct device_node *np = dev->of_node; | ||
822 | const u32 *iprop; | ||
823 | int size; | ||
824 | unsigned long spi_base_ofs; | ||
825 | unsigned long pram_ofs = -ENOMEM; | ||
826 | |||
827 | /* Can't use of_address_to_resource(), QE muram isn't at 0. */ | ||
828 | iprop = of_get_property(np, "reg", &size); | ||
829 | |||
830 | /* QE with a fixed pram location? */ | ||
831 | if (mspi->flags & SPI_QE && iprop && size == sizeof(*iprop) * 4) | ||
832 | return cpm_muram_alloc_fixed(iprop[2], SPI_PRAM_SIZE); | ||
833 | |||
834 | /* QE but with a dynamic pram location? */ | ||
835 | if (mspi->flags & SPI_QE) { | ||
836 | pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64); | ||
837 | qe_issue_cmd(QE_ASSIGN_PAGE_TO_DEVICE, mspi->subblock, | ||
838 | QE_CR_PROTOCOL_UNSPECIFIED, pram_ofs); | ||
839 | return pram_ofs; | ||
840 | } | ||
841 | |||
842 | /* CPM1 and CPM2 pram must be at a fixed addr. */ | ||
843 | if (!iprop || size != sizeof(*iprop) * 4) | ||
844 | return -ENOMEM; | ||
845 | |||
846 | spi_base_ofs = cpm_muram_alloc_fixed(iprop[2], 2); | ||
847 | if (IS_ERR_VALUE(spi_base_ofs)) | ||
848 | return -ENOMEM; | ||
849 | |||
850 | if (mspi->flags & SPI_CPM2) { | ||
851 | pram_ofs = cpm_muram_alloc(SPI_PRAM_SIZE, 64); | ||
852 | if (!IS_ERR_VALUE(pram_ofs)) { | ||
853 | u16 __iomem *spi_base = cpm_muram_addr(spi_base_ofs); | ||
854 | |||
855 | out_be16(spi_base, pram_ofs); | ||
856 | } | ||
857 | } else { | ||
858 | struct spi_pram __iomem *pram = cpm_muram_addr(spi_base_ofs); | ||
859 | u16 rpbase = in_be16(&pram->rpbase); | ||
860 | |||
861 | /* Microcode relocation patch applied? */ | ||
862 | if (rpbase) | ||
863 | pram_ofs = rpbase; | ||
864 | else | ||
865 | return spi_base_ofs; | ||
866 | } | ||
867 | |||
868 | cpm_muram_free(spi_base_ofs); | ||
869 | return pram_ofs; | ||
870 | } | ||
871 | |||
872 | static int mpc8xxx_spi_cpm_init(struct mpc8xxx_spi *mspi) | ||
873 | { | ||
874 | struct device *dev = mspi->dev; | ||
875 | struct device_node *np = dev->of_node; | ||
876 | const u32 *iprop; | ||
877 | int size; | ||
878 | unsigned long pram_ofs; | ||
879 | unsigned long bds_ofs; | ||
880 | |||
881 | if (!(mspi->flags & SPI_CPM_MODE)) | ||
882 | return 0; | ||
883 | |||
884 | if (!mpc8xxx_spi_alloc_dummy_rx()) | ||
885 | return -ENOMEM; | ||
886 | |||
887 | if (mspi->flags & SPI_QE) { | ||
888 | iprop = of_get_property(np, "cell-index", &size); | ||
889 | if (iprop && size == sizeof(*iprop)) | ||
890 | mspi->subblock = *iprop; | ||
891 | |||
892 | switch (mspi->subblock) { | ||
893 | default: | ||
894 | dev_warn(dev, "cell-index unspecified, assuming SPI1"); | ||
895 | /* fall through */ | ||
896 | case 0: | ||
897 | mspi->subblock = QE_CR_SUBBLOCK_SPI1; | ||
898 | break; | ||
899 | case 1: | ||
900 | mspi->subblock = QE_CR_SUBBLOCK_SPI2; | ||
901 | break; | ||
902 | } | ||
903 | } | ||
904 | |||
905 | pram_ofs = mpc8xxx_spi_cpm_get_pram(mspi); | ||
906 | if (IS_ERR_VALUE(pram_ofs)) { | ||
907 | dev_err(dev, "can't allocate spi parameter ram\n"); | ||
908 | goto err_pram; | ||
909 | } | ||
910 | |||
911 | bds_ofs = cpm_muram_alloc(sizeof(*mspi->tx_bd) + | ||
912 | sizeof(*mspi->rx_bd), 8); | ||
913 | if (IS_ERR_VALUE(bds_ofs)) { | ||
914 | dev_err(dev, "can't allocate bds\n"); | ||
915 | goto err_bds; | ||
916 | } | ||
917 | |||
918 | mspi->dma_dummy_tx = dma_map_single(dev, empty_zero_page, PAGE_SIZE, | ||
919 | DMA_TO_DEVICE); | ||
920 | if (dma_mapping_error(dev, mspi->dma_dummy_tx)) { | ||
921 | dev_err(dev, "unable to map dummy tx buffer\n"); | ||
922 | goto err_dummy_tx; | ||
923 | } | ||
924 | |||
925 | mspi->dma_dummy_rx = dma_map_single(dev, mpc8xxx_dummy_rx, SPI_MRBLR, | ||
926 | DMA_FROM_DEVICE); | ||
927 | if (dma_mapping_error(dev, mspi->dma_dummy_rx)) { | ||
928 | dev_err(dev, "unable to map dummy rx buffer\n"); | ||
929 | goto err_dummy_rx; | ||
930 | } | ||
931 | |||
932 | mspi->pram = cpm_muram_addr(pram_ofs); | ||
933 | |||
934 | mspi->tx_bd = cpm_muram_addr(bds_ofs); | ||
935 | mspi->rx_bd = cpm_muram_addr(bds_ofs + sizeof(*mspi->tx_bd)); | ||
936 | |||
937 | /* Initialize parameter ram. */ | ||
938 | out_be16(&mspi->pram->tbase, cpm_muram_offset(mspi->tx_bd)); | ||
939 | out_be16(&mspi->pram->rbase, cpm_muram_offset(mspi->rx_bd)); | ||
940 | out_8(&mspi->pram->tfcr, CPMFCR_EB | CPMFCR_GBL); | ||
941 | out_8(&mspi->pram->rfcr, CPMFCR_EB | CPMFCR_GBL); | ||
942 | out_be16(&mspi->pram->mrblr, SPI_MRBLR); | ||
943 | out_be32(&mspi->pram->rstate, 0); | ||
944 | out_be32(&mspi->pram->rdp, 0); | ||
945 | out_be16(&mspi->pram->rbptr, 0); | ||
946 | out_be16(&mspi->pram->rbc, 0); | ||
947 | out_be32(&mspi->pram->rxtmp, 0); | ||
948 | out_be32(&mspi->pram->tstate, 0); | ||
949 | out_be32(&mspi->pram->tdp, 0); | ||
950 | out_be16(&mspi->pram->tbptr, 0); | ||
951 | out_be16(&mspi->pram->tbc, 0); | ||
952 | out_be32(&mspi->pram->txtmp, 0); | ||
953 | |||
954 | return 0; | ||
955 | |||
956 | err_dummy_rx: | ||
957 | dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE); | ||
958 | err_dummy_tx: | ||
959 | cpm_muram_free(bds_ofs); | ||
960 | err_bds: | ||
961 | cpm_muram_free(pram_ofs); | ||
962 | err_pram: | ||
963 | mpc8xxx_spi_free_dummy_rx(); | ||
964 | return -ENOMEM; | ||
965 | } | ||
966 | |||
967 | static void mpc8xxx_spi_cpm_free(struct mpc8xxx_spi *mspi) | ||
968 | { | ||
969 | struct device *dev = mspi->dev; | ||
970 | |||
971 | dma_unmap_single(dev, mspi->dma_dummy_rx, SPI_MRBLR, DMA_FROM_DEVICE); | ||
972 | dma_unmap_single(dev, mspi->dma_dummy_tx, PAGE_SIZE, DMA_TO_DEVICE); | ||
973 | cpm_muram_free(cpm_muram_offset(mspi->tx_bd)); | ||
974 | cpm_muram_free(cpm_muram_offset(mspi->pram)); | ||
975 | mpc8xxx_spi_free_dummy_rx(); | ||
976 | } | ||
977 | |||
978 | static const char *mpc8xxx_spi_strmode(unsigned int flags) | ||
979 | { | ||
980 | if (flags & SPI_QE_CPU_MODE) { | ||
981 | return "QE CPU"; | ||
982 | } else if (flags & SPI_CPM_MODE) { | ||
983 | if (flags & SPI_QE) | ||
984 | return "QE"; | ||
985 | else if (flags & SPI_CPM2) | ||
986 | return "CPM2"; | ||
987 | else | ||
988 | return "CPM1"; | ||
989 | } | ||
990 | return "CPU"; | ||
991 | } | ||
992 | |||
993 | static struct spi_master * __devinit | ||
994 | mpc8xxx_spi_probe(struct device *dev, struct resource *mem, unsigned int irq) | ||
995 | { | ||
996 | struct fsl_spi_platform_data *pdata = dev->platform_data; | ||
997 | struct spi_master *master; | ||
998 | struct mpc8xxx_spi *mpc8xxx_spi; | ||
999 | u32 regval; | ||
1000 | int ret = 0; | ||
1001 | |||
1002 | master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi)); | ||
1003 | if (master == NULL) { | ||
1004 | ret = -ENOMEM; | ||
1005 | goto err; | ||
1006 | } | ||
1007 | |||
1008 | dev_set_drvdata(dev, master); | ||
1009 | |||
1010 | /* the spi->mode bits understood by this driver: */ | ||
1011 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | ||
1012 | | SPI_LSB_FIRST | SPI_LOOP; | ||
1013 | |||
1014 | master->setup = mpc8xxx_spi_setup; | ||
1015 | master->transfer = mpc8xxx_spi_transfer; | ||
1016 | master->cleanup = mpc8xxx_spi_cleanup; | ||
1017 | master->dev.of_node = dev->of_node; | ||
1018 | |||
1019 | mpc8xxx_spi = spi_master_get_devdata(master); | ||
1020 | mpc8xxx_spi->dev = dev; | ||
1021 | mpc8xxx_spi->get_rx = mpc8xxx_spi_rx_buf_u8; | ||
1022 | mpc8xxx_spi->get_tx = mpc8xxx_spi_tx_buf_u8; | ||
1023 | mpc8xxx_spi->flags = pdata->flags; | ||
1024 | mpc8xxx_spi->spibrg = pdata->sysclk; | ||
1025 | |||
1026 | ret = mpc8xxx_spi_cpm_init(mpc8xxx_spi); | ||
1027 | if (ret) | ||
1028 | goto err_cpm_init; | ||
1029 | |||
1030 | mpc8xxx_spi->rx_shift = 0; | ||
1031 | mpc8xxx_spi->tx_shift = 0; | ||
1032 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) { | ||
1033 | mpc8xxx_spi->rx_shift = 16; | ||
1034 | mpc8xxx_spi->tx_shift = 24; | ||
1035 | } | ||
1036 | |||
1037 | init_completion(&mpc8xxx_spi->done); | ||
1038 | |||
1039 | mpc8xxx_spi->base = ioremap(mem->start, resource_size(mem)); | ||
1040 | if (mpc8xxx_spi->base == NULL) { | ||
1041 | ret = -ENOMEM; | ||
1042 | goto err_ioremap; | ||
1043 | } | ||
1044 | |||
1045 | mpc8xxx_spi->irq = irq; | ||
1046 | |||
1047 | /* Register for SPI Interrupt */ | ||
1048 | ret = request_irq(mpc8xxx_spi->irq, mpc8xxx_spi_irq, | ||
1049 | 0, "mpc8xxx_spi", mpc8xxx_spi); | ||
1050 | |||
1051 | if (ret != 0) | ||
1052 | goto unmap_io; | ||
1053 | |||
1054 | master->bus_num = pdata->bus_num; | ||
1055 | master->num_chipselect = pdata->max_chipselect; | ||
1056 | |||
1057 | /* SPI controller initializations */ | ||
1058 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mode, 0); | ||
1059 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mask, 0); | ||
1060 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->command, 0); | ||
1061 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->event, 0xffffffff); | ||
1062 | |||
1063 | /* Enable SPI interface */ | ||
1064 | regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE; | ||
1065 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) | ||
1066 | regval |= SPMODE_OP; | ||
1067 | |||
1068 | mpc8xxx_spi_write_reg(&mpc8xxx_spi->base->mode, regval); | ||
1069 | spin_lock_init(&mpc8xxx_spi->lock); | ||
1070 | init_completion(&mpc8xxx_spi->done); | ||
1071 | INIT_WORK(&mpc8xxx_spi->work, mpc8xxx_spi_work); | ||
1072 | INIT_LIST_HEAD(&mpc8xxx_spi->queue); | ||
1073 | |||
1074 | mpc8xxx_spi->workqueue = create_singlethread_workqueue( | ||
1075 | dev_name(master->dev.parent)); | ||
1076 | if (mpc8xxx_spi->workqueue == NULL) { | ||
1077 | ret = -EBUSY; | ||
1078 | goto free_irq; | ||
1079 | } | ||
1080 | |||
1081 | ret = spi_register_master(master); | ||
1082 | if (ret < 0) | ||
1083 | goto unreg_master; | ||
1084 | |||
1085 | dev_info(dev, "at 0x%p (irq = %d), %s mode\n", mpc8xxx_spi->base, | ||
1086 | mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags)); | ||
1087 | |||
1088 | return master; | ||
1089 | |||
1090 | unreg_master: | ||
1091 | destroy_workqueue(mpc8xxx_spi->workqueue); | ||
1092 | free_irq: | ||
1093 | free_irq(mpc8xxx_spi->irq, mpc8xxx_spi); | ||
1094 | unmap_io: | ||
1095 | iounmap(mpc8xxx_spi->base); | ||
1096 | err_ioremap: | ||
1097 | mpc8xxx_spi_cpm_free(mpc8xxx_spi); | ||
1098 | err_cpm_init: | ||
1099 | spi_master_put(master); | ||
1100 | err: | ||
1101 | return ERR_PTR(ret); | ||
1102 | } | ||
1103 | |||
1104 | static int __devexit mpc8xxx_spi_remove(struct device *dev) | ||
1105 | { | ||
1106 | struct mpc8xxx_spi *mpc8xxx_spi; | ||
1107 | struct spi_master *master; | ||
1108 | |||
1109 | master = dev_get_drvdata(dev); | ||
1110 | mpc8xxx_spi = spi_master_get_devdata(master); | ||
1111 | |||
1112 | flush_workqueue(mpc8xxx_spi->workqueue); | ||
1113 | destroy_workqueue(mpc8xxx_spi->workqueue); | ||
1114 | spi_unregister_master(master); | ||
1115 | |||
1116 | free_irq(mpc8xxx_spi->irq, mpc8xxx_spi); | ||
1117 | iounmap(mpc8xxx_spi->base); | ||
1118 | mpc8xxx_spi_cpm_free(mpc8xxx_spi); | ||
1119 | |||
1120 | return 0; | ||
1121 | } | ||
1122 | |||
1123 | struct mpc8xxx_spi_probe_info { | ||
1124 | struct fsl_spi_platform_data pdata; | ||
1125 | int *gpios; | ||
1126 | bool *alow_flags; | ||
1127 | }; | ||
1128 | |||
1129 | static struct mpc8xxx_spi_probe_info * | ||
1130 | to_of_pinfo(struct fsl_spi_platform_data *pdata) | ||
1131 | { | ||
1132 | return container_of(pdata, struct mpc8xxx_spi_probe_info, pdata); | ||
1133 | } | ||
1134 | |||
1135 | static void mpc8xxx_spi_cs_control(struct spi_device *spi, bool on) | ||
1136 | { | ||
1137 | struct device *dev = spi->dev.parent; | ||
1138 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(dev->platform_data); | ||
1139 | u16 cs = spi->chip_select; | ||
1140 | int gpio = pinfo->gpios[cs]; | ||
1141 | bool alow = pinfo->alow_flags[cs]; | ||
1142 | |||
1143 | gpio_set_value(gpio, on ^ alow); | ||
1144 | } | ||
1145 | |||
1146 | static int of_mpc8xxx_spi_get_chipselects(struct device *dev) | ||
1147 | { | ||
1148 | struct device_node *np = dev->of_node; | ||
1149 | struct fsl_spi_platform_data *pdata = dev->platform_data; | ||
1150 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata); | ||
1151 | unsigned int ngpios; | ||
1152 | int i = 0; | ||
1153 | int ret; | ||
1154 | |||
1155 | ngpios = of_gpio_count(np); | ||
1156 | if (!ngpios) { | ||
1157 | /* | ||
1158 | * SPI w/o chip-select line. One SPI device is still permitted | ||
1159 | * though. | ||
1160 | */ | ||
1161 | pdata->max_chipselect = 1; | ||
1162 | return 0; | ||
1163 | } | ||
1164 | |||
1165 | pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL); | ||
1166 | if (!pinfo->gpios) | ||
1167 | return -ENOMEM; | ||
1168 | memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios)); | ||
1169 | |||
1170 | pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags), | ||
1171 | GFP_KERNEL); | ||
1172 | if (!pinfo->alow_flags) { | ||
1173 | ret = -ENOMEM; | ||
1174 | goto err_alloc_flags; | ||
1175 | } | ||
1176 | |||
1177 | for (; i < ngpios; i++) { | ||
1178 | int gpio; | ||
1179 | enum of_gpio_flags flags; | ||
1180 | |||
1181 | gpio = of_get_gpio_flags(np, i, &flags); | ||
1182 | if (!gpio_is_valid(gpio)) { | ||
1183 | dev_err(dev, "invalid gpio #%d: %d\n", i, gpio); | ||
1184 | ret = gpio; | ||
1185 | goto err_loop; | ||
1186 | } | ||
1187 | |||
1188 | ret = gpio_request(gpio, dev_name(dev)); | ||
1189 | if (ret) { | ||
1190 | dev_err(dev, "can't request gpio #%d: %d\n", i, ret); | ||
1191 | goto err_loop; | ||
1192 | } | ||
1193 | |||
1194 | pinfo->gpios[i] = gpio; | ||
1195 | pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW; | ||
1196 | |||
1197 | ret = gpio_direction_output(pinfo->gpios[i], | ||
1198 | pinfo->alow_flags[i]); | ||
1199 | if (ret) { | ||
1200 | dev_err(dev, "can't set output direction for gpio " | ||
1201 | "#%d: %d\n", i, ret); | ||
1202 | goto err_loop; | ||
1203 | } | ||
1204 | } | ||
1205 | |||
1206 | pdata->max_chipselect = ngpios; | ||
1207 | pdata->cs_control = mpc8xxx_spi_cs_control; | ||
1208 | |||
1209 | return 0; | ||
1210 | |||
1211 | err_loop: | ||
1212 | while (i >= 0) { | ||
1213 | if (gpio_is_valid(pinfo->gpios[i])) | ||
1214 | gpio_free(pinfo->gpios[i]); | ||
1215 | i--; | ||
1216 | } | ||
1217 | |||
1218 | kfree(pinfo->alow_flags); | ||
1219 | pinfo->alow_flags = NULL; | ||
1220 | err_alloc_flags: | ||
1221 | kfree(pinfo->gpios); | ||
1222 | pinfo->gpios = NULL; | ||
1223 | return ret; | ||
1224 | } | ||
1225 | |||
1226 | static int of_mpc8xxx_spi_free_chipselects(struct device *dev) | ||
1227 | { | ||
1228 | struct fsl_spi_platform_data *pdata = dev->platform_data; | ||
1229 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata); | ||
1230 | int i; | ||
1231 | |||
1232 | if (!pinfo->gpios) | ||
1233 | return 0; | ||
1234 | |||
1235 | for (i = 0; i < pdata->max_chipselect; i++) { | ||
1236 | if (gpio_is_valid(pinfo->gpios[i])) | ||
1237 | gpio_free(pinfo->gpios[i]); | ||
1238 | } | ||
1239 | |||
1240 | kfree(pinfo->gpios); | ||
1241 | kfree(pinfo->alow_flags); | ||
1242 | return 0; | ||
1243 | } | ||
1244 | |||
1245 | static int __devinit of_mpc8xxx_spi_probe(struct platform_device *ofdev, | ||
1246 | const struct of_device_id *ofid) | ||
1247 | { | ||
1248 | struct device *dev = &ofdev->dev; | ||
1249 | struct device_node *np = ofdev->dev.of_node; | ||
1250 | struct mpc8xxx_spi_probe_info *pinfo; | ||
1251 | struct fsl_spi_platform_data *pdata; | ||
1252 | struct spi_master *master; | ||
1253 | struct resource mem; | ||
1254 | struct resource irq; | ||
1255 | const void *prop; | ||
1256 | int ret = -ENOMEM; | ||
1257 | |||
1258 | pinfo = kzalloc(sizeof(*pinfo), GFP_KERNEL); | ||
1259 | if (!pinfo) | ||
1260 | return -ENOMEM; | ||
1261 | |||
1262 | pdata = &pinfo->pdata; | ||
1263 | dev->platform_data = pdata; | ||
1264 | |||
1265 | /* Allocate bus num dynamically. */ | ||
1266 | pdata->bus_num = -1; | ||
1267 | |||
1268 | /* SPI controller is either clocked from QE or SoC clock. */ | ||
1269 | pdata->sysclk = get_brgfreq(); | ||
1270 | if (pdata->sysclk == -1) { | ||
1271 | pdata->sysclk = fsl_get_sys_freq(); | ||
1272 | if (pdata->sysclk == -1) { | ||
1273 | ret = -ENODEV; | ||
1274 | goto err_clk; | ||
1275 | } | ||
1276 | } | ||
1277 | |||
1278 | prop = of_get_property(np, "mode", NULL); | ||
1279 | if (prop && !strcmp(prop, "cpu-qe")) | ||
1280 | pdata->flags = SPI_QE_CPU_MODE; | ||
1281 | else if (prop && !strcmp(prop, "qe")) | ||
1282 | pdata->flags = SPI_CPM_MODE | SPI_QE; | ||
1283 | else if (of_device_is_compatible(np, "fsl,cpm2-spi")) | ||
1284 | pdata->flags = SPI_CPM_MODE | SPI_CPM2; | ||
1285 | else if (of_device_is_compatible(np, "fsl,cpm1-spi")) | ||
1286 | pdata->flags = SPI_CPM_MODE | SPI_CPM1; | ||
1287 | |||
1288 | ret = of_mpc8xxx_spi_get_chipselects(dev); | ||
1289 | if (ret) | ||
1290 | goto err; | ||
1291 | |||
1292 | ret = of_address_to_resource(np, 0, &mem); | ||
1293 | if (ret) | ||
1294 | goto err; | ||
1295 | |||
1296 | ret = of_irq_to_resource(np, 0, &irq); | ||
1297 | if (!ret) { | ||
1298 | ret = -EINVAL; | ||
1299 | goto err; | ||
1300 | } | ||
1301 | |||
1302 | master = mpc8xxx_spi_probe(dev, &mem, irq.start); | ||
1303 | if (IS_ERR(master)) { | ||
1304 | ret = PTR_ERR(master); | ||
1305 | goto err; | ||
1306 | } | ||
1307 | |||
1308 | return 0; | ||
1309 | |||
1310 | err: | ||
1311 | of_mpc8xxx_spi_free_chipselects(dev); | ||
1312 | err_clk: | ||
1313 | kfree(pinfo); | ||
1314 | return ret; | ||
1315 | } | ||
1316 | |||
1317 | static int __devexit of_mpc8xxx_spi_remove(struct platform_device *ofdev) | ||
1318 | { | ||
1319 | int ret; | ||
1320 | |||
1321 | ret = mpc8xxx_spi_remove(&ofdev->dev); | ||
1322 | if (ret) | ||
1323 | return ret; | ||
1324 | of_mpc8xxx_spi_free_chipselects(&ofdev->dev); | ||
1325 | return 0; | ||
1326 | } | ||
1327 | |||
1328 | static const struct of_device_id of_mpc8xxx_spi_match[] = { | ||
1329 | { .compatible = "fsl,spi" }, | ||
1330 | {}, | ||
1331 | }; | ||
1332 | MODULE_DEVICE_TABLE(of, of_mpc8xxx_spi_match); | ||
1333 | |||
1334 | static struct of_platform_driver of_mpc8xxx_spi_driver = { | ||
1335 | .driver = { | ||
1336 | .name = "mpc8xxx_spi", | ||
1337 | .owner = THIS_MODULE, | ||
1338 | .of_match_table = of_mpc8xxx_spi_match, | ||
1339 | }, | ||
1340 | .probe = of_mpc8xxx_spi_probe, | ||
1341 | .remove = __devexit_p(of_mpc8xxx_spi_remove), | ||
1342 | }; | ||
1343 | |||
1344 | #ifdef CONFIG_MPC832x_RDB | ||
1345 | /* | ||
1346 | * XXX XXX XXX | ||
1347 | * This is "legacy" platform driver, was used by the MPC8323E-RDB boards | ||
1348 | * only. The driver should go away soon, since newer MPC8323E-RDB's device | ||
1349 | * tree can work with OpenFirmware driver. But for now we support old trees | ||
1350 | * as well. | ||
1351 | */ | ||
1352 | static int __devinit plat_mpc8xxx_spi_probe(struct platform_device *pdev) | ||
1353 | { | ||
1354 | struct resource *mem; | ||
1355 | int irq; | ||
1356 | struct spi_master *master; | ||
1357 | |||
1358 | if (!pdev->dev.platform_data) | ||
1359 | return -EINVAL; | ||
1360 | |||
1361 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); | ||
1362 | if (!mem) | ||
1363 | return -EINVAL; | ||
1364 | |||
1365 | irq = platform_get_irq(pdev, 0); | ||
1366 | if (irq <= 0) | ||
1367 | return -EINVAL; | ||
1368 | |||
1369 | master = mpc8xxx_spi_probe(&pdev->dev, mem, irq); | ||
1370 | if (IS_ERR(master)) | ||
1371 | return PTR_ERR(master); | ||
1372 | return 0; | ||
1373 | } | ||
1374 | |||
1375 | static int __devexit plat_mpc8xxx_spi_remove(struct platform_device *pdev) | ||
1376 | { | ||
1377 | return mpc8xxx_spi_remove(&pdev->dev); | ||
1378 | } | ||
1379 | |||
1380 | MODULE_ALIAS("platform:mpc8xxx_spi"); | ||
1381 | static struct platform_driver mpc8xxx_spi_driver = { | ||
1382 | .probe = plat_mpc8xxx_spi_probe, | ||
1383 | .remove = __devexit_p(plat_mpc8xxx_spi_remove), | ||
1384 | .driver = { | ||
1385 | .name = "mpc8xxx_spi", | ||
1386 | .owner = THIS_MODULE, | ||
1387 | }, | ||
1388 | }; | ||
1389 | |||
1390 | static bool legacy_driver_failed; | ||
1391 | |||
1392 | static void __init legacy_driver_register(void) | ||
1393 | { | ||
1394 | legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver); | ||
1395 | } | ||
1396 | |||
1397 | static void __exit legacy_driver_unregister(void) | ||
1398 | { | ||
1399 | if (legacy_driver_failed) | ||
1400 | return; | ||
1401 | platform_driver_unregister(&mpc8xxx_spi_driver); | ||
1402 | } | ||
1403 | #else | ||
1404 | static void __init legacy_driver_register(void) {} | ||
1405 | static void __exit legacy_driver_unregister(void) {} | ||
1406 | #endif /* CONFIG_MPC832x_RDB */ | ||
1407 | |||
1408 | static int __init mpc8xxx_spi_init(void) | ||
1409 | { | ||
1410 | legacy_driver_register(); | ||
1411 | return of_register_platform_driver(&of_mpc8xxx_spi_driver); | ||
1412 | } | ||
1413 | |||
1414 | static void __exit mpc8xxx_spi_exit(void) | ||
1415 | { | ||
1416 | of_unregister_platform_driver(&of_mpc8xxx_spi_driver); | ||
1417 | legacy_driver_unregister(); | ||
1418 | } | ||
1419 | |||
1420 | module_init(mpc8xxx_spi_init); | ||
1421 | module_exit(mpc8xxx_spi_exit); | ||
1422 | |||
1423 | MODULE_AUTHOR("Kumar Gala"); | ||
1424 | MODULE_DESCRIPTION("Simple MPC8xxx SPI Driver"); | ||
1425 | MODULE_LICENSE("GPL"); | ||