diff options
author | Myron Stowe <myron.stowe@redhat.com> | 2014-10-30 13:54:37 -0400 |
---|---|---|
committer | Bjorn Helgaas <bhelgaas@google.com> | 2014-11-10 19:21:38 -0500 |
commit | 36e8164882ca6d3c41cb91e6f09a3ed236841f80 (patch) | |
tree | e4003abdcab6c8cc67e111146b0539a779022a4c /drivers/pci | |
parent | f114040e3ea6e07372334ade75d1ee0775c355e1 (diff) |
PCI: Restore detection of read-only BARs
Commit 6ac665c63dca ("PCI: rewrite PCI BAR reading code") masked off
low-order bits from 'l', but not from 'sz'. Both are passed to pci_size(),
which compares 'base == maxbase' to check for read-only BARs. The masking
of 'l' means that comparison will never be 'true', so the check for
read-only BARs no longer works.
Resolve this by also masking off the low-order bits of 'sz' before passing
it into pci_size() as 'maxbase'. With this change, pci_size() will once
again catch the problems that have been encountered to date:
- AGP aperture BAR of AMD-7xx host bridges: if the AGP window is
disabled, this BAR is read-only and read as 0x00000008 [1]
- BARs 0-4 of ALi IDE controllers can be non-zero and read-only [1]
- Intel Sandy Bridge - Thermal Management Controller [8086:0103];
BAR 0 returning 0xfed98004 [2]
- Intel Xeon E5 v3/Core i7 Power Control Unit [8086:2fc0];
Bar 0 returning 0x00001a [3]
Link: [1] https://git.kernel.org/cgit/linux/kernel/git/tglx/history.git/commit/drivers/pci/probe.c?id=1307ef6621991f1c4bc3cec1b5a4ebd6fd3d66b9 ("PCI: probing read-only BARs" (pre-git))
Link: [2] https://bugzilla.kernel.org/show_bug.cgi?id=43331
Link: [3] https://bugzilla.kernel.org/show_bug.cgi?id=85991
Reported-by: William Unruh <unruh@physics.ubc.ca>
Reported-by: Martin Lucina <martin@lucina.net>
Signed-off-by: Myron Stowe <myron.stowe@redhat.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
CC: Matthew Wilcox <willy@linux.intel.com>
CC: stable@vger.kernel.org # v2.6.27+
Diffstat (limited to 'drivers/pci')
-rw-r--r-- | drivers/pci/probe.c | 3 |
1 files changed, 3 insertions, 0 deletions
diff --git a/drivers/pci/probe.c b/drivers/pci/probe.c index 5ed99309c758..19dc247618f8 100644 --- a/drivers/pci/probe.c +++ b/drivers/pci/probe.c | |||
@@ -216,14 +216,17 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, | |||
216 | res->flags |= IORESOURCE_SIZEALIGN; | 216 | res->flags |= IORESOURCE_SIZEALIGN; |
217 | if (res->flags & IORESOURCE_IO) { | 217 | if (res->flags & IORESOURCE_IO) { |
218 | l &= PCI_BASE_ADDRESS_IO_MASK; | 218 | l &= PCI_BASE_ADDRESS_IO_MASK; |
219 | sz &= PCI_BASE_ADDRESS_IO_MASK; | ||
219 | mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT; | 220 | mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT; |
220 | } else { | 221 | } else { |
221 | l &= PCI_BASE_ADDRESS_MEM_MASK; | 222 | l &= PCI_BASE_ADDRESS_MEM_MASK; |
223 | sz &= PCI_BASE_ADDRESS_MEM_MASK; | ||
222 | mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; | 224 | mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; |
223 | } | 225 | } |
224 | } else { | 226 | } else { |
225 | res->flags |= (l & IORESOURCE_ROM_ENABLE); | 227 | res->flags |= (l & IORESOURCE_ROM_ENABLE); |
226 | l &= PCI_ROM_ADDRESS_MASK; | 228 | l &= PCI_ROM_ADDRESS_MASK; |
229 | sz &= PCI_ROM_ADDRESS_MASK; | ||
227 | mask = (u32)PCI_ROM_ADDRESS_MASK; | 230 | mask = (u32)PCI_ROM_ADDRESS_MASK; |
228 | } | 231 | } |
229 | 232 | ||