aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/net/tg3.h
diff options
context:
space:
mode:
authorMatt Carlson <mcarlson@broadcom.com>2009-11-02 09:26:38 -0500
committerDavid S. Miller <davem@davemloft.net>2009-11-03 02:39:05 -0500
commit0e5f784c77197edf29d2770b518dc78777d5a480 (patch)
tree92b4e99661a56fe9ea324feb39cccda5c01c3bf6 /drivers/net/tg3.h
parent788a035e6061a66c6c77059c417fdc6234e140ff (diff)
tg3: Add AC131 power down support
The AC131 does not respect the power down bit (bit 11) of the MII Control Register (reg 0x0). Instead, software is required to put the phy into standby power down mode through the shadow register set. This patch implements support for the AC131 standby power down mode. Signed-off-by: Matt Carlson <mcarlson@broadcom.com> Reviewed-by: Michael Chan <mchan@broadcom.com> Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'drivers/net/tg3.h')
-rw-r--r--drivers/net/tg3.h3
1 files changed, 3 insertions, 0 deletions
diff --git a/drivers/net/tg3.h b/drivers/net/tg3.h
index 68431da5aad3..9999345a11a4 100644
--- a/drivers/net/tg3.h
+++ b/drivers/net/tg3.h
@@ -2080,6 +2080,9 @@
2080#define MII_TG3_FET_SHDW_MISCCTRL 0x10 2080#define MII_TG3_FET_SHDW_MISCCTRL 0x10
2081#define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000 2081#define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
2082 2082
2083#define MII_TG3_FET_SHDW_AUXMODE4 0x1a
2084#define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
2085
2083#define MII_TG3_FET_SHDW_AUXSTAT2 0x1b 2086#define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
2084#define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020 2087#define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
2085 2088