diff options
author | Jeff Garzik <jeff@garzik.org> | 2006-09-13 13:24:59 -0400 |
---|---|---|
committer | Jeff Garzik <jeff@garzik.org> | 2006-09-13 13:24:59 -0400 |
commit | 6aa20a2235535605db6d6d2bd850298b2fe7f31e (patch) | |
tree | df0b855043407b831d57f2f2c271f8aab48444f4 /drivers/net/ewrk3.h | |
parent | 7a291083225af6e22ffaa46b3d91cfc1a1ccaab4 (diff) |
drivers/net: Trim trailing whitespace
Signed-off-by: Jeff Garzik <jeff@garzik.org>
Diffstat (limited to 'drivers/net/ewrk3.h')
-rw-r--r-- | drivers/net/ewrk3.h | 30 |
1 files changed, 15 insertions, 15 deletions
diff --git a/drivers/net/ewrk3.h b/drivers/net/ewrk3.h index fb74bd053672..8e0ee906567b 100644 --- a/drivers/net/ewrk3.h +++ b/drivers/net/ewrk3.h | |||
@@ -63,7 +63,7 @@ | |||
63 | */ | 63 | */ |
64 | #define CSR_RA 0x80 /* Runt Accept */ | 64 | #define CSR_RA 0x80 /* Runt Accept */ |
65 | #define CSR_PME 0x40 /* Promiscuous Mode Enable */ | 65 | #define CSR_PME 0x40 /* Promiscuous Mode Enable */ |
66 | #define CSR_MCE 0x20 /* Multicast Enable */ | 66 | #define CSR_MCE 0x20 /* Multicast Enable */ |
67 | #define CSR_TNE 0x08 /* TX Done Queue Not Empty */ | 67 | #define CSR_TNE 0x08 /* TX Done Queue Not Empty */ |
68 | #define CSR_RNE 0x04 /* RX Queue Not Empty */ | 68 | #define CSR_RNE 0x04 /* RX Queue Not Empty */ |
69 | #define CSR_TXD 0x02 /* TX Disable */ | 69 | #define CSR_TXD 0x02 /* TX Disable */ |
@@ -127,7 +127,7 @@ | |||
127 | #define CMR_DRAM 0x02 /* 0-> 1DRAM, 1-> 2 DRAM on board */ | 127 | #define CMR_DRAM 0x02 /* 0-> 1DRAM, 1-> 2 DRAM on board */ |
128 | #define CMR_0WS 0x01 /* Zero Wait State */ | 128 | #define CMR_0WS 0x01 /* Zero Wait State */ |
129 | 129 | ||
130 | /* | 130 | /* |
131 | ** MAC Receive Status Register bit definitions | 131 | ** MAC Receive Status Register bit definitions |
132 | */ | 132 | */ |
133 | 133 | ||
@@ -138,7 +138,7 @@ | |||
138 | #define R_CRC 0x02 /* CRC error */ | 138 | #define R_CRC 0x02 /* CRC error */ |
139 | #define R_PLL 0x01 /* Phase Lock Lost */ | 139 | #define R_PLL 0x01 /* Phase Lock Lost */ |
140 | 140 | ||
141 | /* | 141 | /* |
142 | ** MAC Transmit Control Register bit definitions | 142 | ** MAC Transmit Control Register bit definitions |
143 | */ | 143 | */ |
144 | 144 | ||
@@ -150,7 +150,7 @@ | |||
150 | #define TCR_IFC 0x02 /* Insert Frame Check */ | 150 | #define TCR_IFC 0x02 /* Insert Frame Check */ |
151 | #define TCR_ISA 0x01 /* Insert Source Address */ | 151 | #define TCR_ISA 0x01 /* Insert Source Address */ |
152 | 152 | ||
153 | /* | 153 | /* |
154 | ** MAC Transmit Status Register bit definitions | 154 | ** MAC Transmit Status Register bit definitions |
155 | */ | 155 | */ |
156 | 156 | ||
@@ -168,15 +168,15 @@ | |||
168 | #define T_XUR 0x03 /* Excessive Underruns */ | 168 | #define T_XUR 0x03 /* Excessive Underruns */ |
169 | #define T_TXE 0x7f /* TX Errors */ | 169 | #define T_TXE 0x7f /* TX Errors */ |
170 | 170 | ||
171 | /* | 171 | /* |
172 | ** EISA Configuration Register bit definitions | 172 | ** EISA Configuration Register bit definitions |
173 | */ | 173 | */ |
174 | 174 | ||
175 | #define EISA_ID iobase + 0x0c80 /* EISA ID Registers */ | 175 | #define EISA_ID iobase + 0x0c80 /* EISA ID Registers */ |
176 | #define EISA_ID0 iobase + 0x0c80 /* EISA ID Register 0 */ | 176 | #define EISA_ID0 iobase + 0x0c80 /* EISA ID Register 0 */ |
177 | #define EISA_ID1 iobase + 0x0c81 /* EISA ID Register 1 */ | 177 | #define EISA_ID1 iobase + 0x0c81 /* EISA ID Register 1 */ |
178 | #define EISA_ID2 iobase + 0x0c82 /* EISA ID Register 2 */ | 178 | #define EISA_ID2 iobase + 0x0c82 /* EISA ID Register 2 */ |
179 | #define EISA_ID3 iobase + 0x0c83 /* EISA ID Register 3 */ | 179 | #define EISA_ID3 iobase + 0x0c83 /* EISA ID Register 3 */ |
180 | #define EISA_CR iobase + 0x0c84 /* EISA Control Register */ | 180 | #define EISA_CR iobase + 0x0c84 /* EISA Control Register */ |
181 | 181 | ||
182 | /* | 182 | /* |
@@ -223,7 +223,7 @@ | |||
223 | /* | 223 | /* |
224 | ** EEPROM MISCELLANEOUS FLAGS | 224 | ** EEPROM MISCELLANEOUS FLAGS |
225 | */ | 225 | */ |
226 | #define RBE_SHADOW 0x0100 /* Remote Boot Enable Shadow */ | 226 | #define RBE_SHADOW 0x0100 /* Remote Boot Enable Shadow */ |
227 | #define READ_AHEAD 0x0080 /* Read Ahead feature */ | 227 | #define READ_AHEAD 0x0080 /* Read Ahead feature */ |
228 | #define IRQ_SEL2 0x0070 /* IRQ line selection (LeMAC2) */ | 228 | #define IRQ_SEL2 0x0070 /* IRQ line selection (LeMAC2) */ |
229 | #define IRQ_SEL 0x0060 /* IRQ line selection */ | 229 | #define IRQ_SEL 0x0060 /* IRQ line selection */ |
@@ -242,7 +242,7 @@ | |||
242 | /* | 242 | /* |
243 | ** EEPROM SW FLAGS | 243 | ** EEPROM SW FLAGS |
244 | */ | 244 | */ |
245 | #define SW_SQE 0x10 /* Signal Quality Error */ | 245 | #define SW_SQE 0x10 /* Signal Quality Error */ |
246 | #define SW_LAB 0x08 /* Less Aggressive Backoff */ | 246 | #define SW_LAB 0x08 /* Less Aggressive Backoff */ |
247 | #define SW_INIT 0x04 /* Initialized */ | 247 | #define SW_INIT 0x04 /* Initialized */ |
248 | #define SW_TIMEOUT 0x02 /* 0:2.5 mins, 1: 30 secs */ | 248 | #define SW_TIMEOUT 0x02 /* 0:2.5 mins, 1: 30 secs */ |
@@ -299,8 +299,8 @@ struct ewrk3_ioctl { | |||
299 | unsigned char __user *data; /* Pointer to the data buffer */ | 299 | unsigned char __user *data; /* Pointer to the data buffer */ |
300 | }; | 300 | }; |
301 | 301 | ||
302 | /* | 302 | /* |
303 | ** Recognised commands for the driver | 303 | ** Recognised commands for the driver |
304 | */ | 304 | */ |
305 | #define EWRK3_GET_HWADDR 0x01 /* Get the hardware address */ | 305 | #define EWRK3_GET_HWADDR 0x01 /* Get the hardware address */ |
306 | #define EWRK3_SET_HWADDR 0x02 /* Get the hardware address */ | 306 | #define EWRK3_SET_HWADDR 0x02 /* Get the hardware address */ |