aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/net/ethernet
diff options
context:
space:
mode:
authorArun Chandran <achandran@mvista.com>2015-02-18 06:29:35 -0500
committerDavid S. Miller <davem@davemloft.net>2015-02-20 15:51:31 -0500
commita50dad355a5314da64586da36804b86fbebb7c2a (patch)
treee0b41be8f30ee85291d349454b32989bc7602e06 /drivers/net/ethernet
parent931c471af51565a6290d9fabbe14ed7c8fa4a317 (diff)
net: macb: Add big endian CPU support
This patch converts all __raw_readl and __raw_writel function calls to their corresponding readl_relaxed and writel_relaxed variants. It also tells the driver to set ahb_endian_swp_mgmt_en bit in dma_cfg when the CPU is configured in big endian mode. Signed-off-by: Arun Chandran <achandran@mvista.com> Acked-by: Nicolas Ferre <nicolas.ferre@atmel.com> Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'drivers/net/ethernet')
-rw-r--r--drivers/net/ethernet/cadence/macb.c18
-rw-r--r--drivers/net/ethernet/cadence/macb.h15
2 files changed, 20 insertions, 13 deletions
diff --git a/drivers/net/ethernet/cadence/macb.c b/drivers/net/ethernet/cadence/macb.c
index ad76b8e35a00..05fb36da0cff 100644
--- a/drivers/net/ethernet/cadence/macb.c
+++ b/drivers/net/ethernet/cadence/macb.c
@@ -449,7 +449,7 @@ static void macb_update_stats(struct macb *bp)
449 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4); 449 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
450 450
451 for(; p < end; p++, reg++) 451 for(; p < end; p++, reg++)
452 *p += __raw_readl(reg); 452 *p += readl_relaxed(reg);
453} 453}
454 454
455static int macb_halt_tx(struct macb *bp) 455static int macb_halt_tx(struct macb *bp)
@@ -1585,7 +1585,11 @@ static void macb_configure_dma(struct macb *bp)
1585 if (bp->dma_burst_length) 1585 if (bp->dma_burst_length)
1586 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg); 1586 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
1587 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L); 1587 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
1588 dmacfg &= ~GEM_BIT(ENDIA); 1588 dmacfg &= ~GEM_BIT(ENDIA_PKT);
1589 /* Tell the chip to byteswap descriptors on big-endian hosts */
1590#ifdef __BIG_ENDIAN
1591 dmacfg |= GEM_BIT(ENDIA_DESC);
1592#endif
1589 if (bp->dev->features & NETIF_F_HW_CSUM) 1593 if (bp->dev->features & NETIF_F_HW_CSUM)
1590 dmacfg |= GEM_BIT(TXCOEN); 1594 dmacfg |= GEM_BIT(TXCOEN);
1591 else 1595 else
@@ -1832,14 +1836,14 @@ static void gem_update_stats(struct macb *bp)
1832 1836
1833 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) { 1837 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
1834 u32 offset = gem_statistics[i].offset; 1838 u32 offset = gem_statistics[i].offset;
1835 u64 val = __raw_readl(bp->regs + offset); 1839 u64 val = readl_relaxed(bp->regs + offset);
1836 1840
1837 bp->ethtool_stats[i] += val; 1841 bp->ethtool_stats[i] += val;
1838 *p += val; 1842 *p += val;
1839 1843
1840 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) { 1844 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
1841 /* Add GEM_OCTTXH, GEM_OCTRXH */ 1845 /* Add GEM_OCTTXH, GEM_OCTRXH */
1842 val = __raw_readl(bp->regs + offset + 4); 1846 val = readl_relaxed(bp->regs + offset + 4);
1843 bp->ethtool_stats[i] += ((u64)val) << 32; 1847 bp->ethtool_stats[i] += ((u64)val) << 32;
1844 *(++p) += val; 1848 *(++p) += val;
1845 } 1849 }
@@ -2191,12 +2195,14 @@ static void macb_probe_queues(void __iomem *mem,
2191 *num_queues = 1; 2195 *num_queues = 1;
2192 2196
2193 /* is it macb or gem ? */ 2197 /* is it macb or gem ? */
2194 mid = __raw_readl(mem + MACB_MID); 2198 mid = readl_relaxed(mem + MACB_MID);
2199
2195 if (MACB_BFEXT(IDNUM, mid) != 0x2) 2200 if (MACB_BFEXT(IDNUM, mid) != 0x2)
2196 return; 2201 return;
2197 2202
2198 /* bit 0 is never set but queue 0 always exists */ 2203 /* bit 0 is never set but queue 0 always exists */
2199 *queue_mask = __raw_readl(mem + GEM_DCFG6) & 0xff; 2204 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
2205
2200 *queue_mask |= 0x1; 2206 *queue_mask |= 0x1;
2201 2207
2202 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q) 2208 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
diff --git a/drivers/net/ethernet/cadence/macb.h b/drivers/net/ethernet/cadence/macb.h
index 31dc080f2437..57f0a1a7415d 100644
--- a/drivers/net/ethernet/cadence/macb.h
+++ b/drivers/net/ethernet/cadence/macb.h
@@ -229,7 +229,8 @@
229/* Bitfields in DMACFG. */ 229/* Bitfields in DMACFG. */
230#define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */ 230#define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
231#define GEM_FBLDO_SIZE 5 231#define GEM_FBLDO_SIZE 5
232#define GEM_ENDIA_OFFSET 7 /* endian swap mode for packet data access */ 232#define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
233#define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
233#define GEM_ENDIA_SIZE 1 234#define GEM_ENDIA_SIZE 1
234#define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */ 235#define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
235#define GEM_RXBMS_SIZE 2 236#define GEM_RXBMS_SIZE 2
@@ -423,17 +424,17 @@
423 424
424/* Register access macros */ 425/* Register access macros */
425#define macb_readl(port,reg) \ 426#define macb_readl(port,reg) \
426 __raw_readl((port)->regs + MACB_##reg) 427 readl_relaxed((port)->regs + MACB_##reg)
427#define macb_writel(port,reg,value) \ 428#define macb_writel(port,reg,value) \
428 __raw_writel((value), (port)->regs + MACB_##reg) 429 writel_relaxed((value), (port)->regs + MACB_##reg)
429#define gem_readl(port, reg) \ 430#define gem_readl(port, reg) \
430 __raw_readl((port)->regs + GEM_##reg) 431 readl_relaxed((port)->regs + GEM_##reg)
431#define gem_writel(port, reg, value) \ 432#define gem_writel(port, reg, value) \
432 __raw_writel((value), (port)->regs + GEM_##reg) 433 writel_relaxed((value), (port)->regs + GEM_##reg)
433#define queue_readl(queue, reg) \ 434#define queue_readl(queue, reg) \
434 __raw_readl((queue)->bp->regs + (queue)->reg) 435 readl_relaxed((queue)->bp->regs + (queue)->reg)
435#define queue_writel(queue, reg, value) \ 436#define queue_writel(queue, reg, value) \
436 __raw_writel((value), (queue)->bp->regs + (queue)->reg) 437 writel_relaxed((value), (queue)->bp->regs + (queue)->reg)
437 438
438/* Conditional GEM/MACB macros. These perform the operation to the correct 439/* Conditional GEM/MACB macros. These perform the operation to the correct
439 * register dependent on whether the device is a GEM or a MACB. For registers 440 * register dependent on whether the device is a GEM or a MACB. For registers