diff options
author | Michael Chan <mchan@broadcom.com> | 2006-11-19 17:10:12 -0500 |
---|---|---|
committer | David S. Miller <davem@sunset.davemloft.net> | 2006-12-03 00:24:25 -0500 |
commit | 9052a840fffa2f565ed13e6ecd53fbe2532d51b9 (patch) | |
tree | 2afcae9d212bd5657c610824f65a1e0d41a526cf /drivers/net/bnx2.h | |
parent | 19cdeb794b7ef9e1f0e408777445bd76fe90e694 (diff) |
[BNX2]: Add new 5709 registers (part 2).
Signed-off-by: Michael Chan <mchan@broadcom.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'drivers/net/bnx2.h')
-rw-r--r-- | drivers/net/bnx2.h | 1432 |
1 files changed, 1410 insertions, 22 deletions
diff --git a/drivers/net/bnx2.h b/drivers/net/bnx2.h index 73c785585fc3..13b6f9b11e01 100644 --- a/drivers/net/bnx2.h +++ b/drivers/net/bnx2.h | |||
@@ -3074,8 +3074,15 @@ struct l2_fhdr { | |||
3074 | #define BNX2_RPM_CONFIG_ACPI_KEEP (1L<<2) | 3074 | #define BNX2_RPM_CONFIG_ACPI_KEEP (1L<<2) |
3075 | #define BNX2_RPM_CONFIG_MP_KEEP (1L<<3) | 3075 | #define BNX2_RPM_CONFIG_MP_KEEP (1L<<3) |
3076 | #define BNX2_RPM_CONFIG_SORT_VECT_VAL (0xfL<<4) | 3076 | #define BNX2_RPM_CONFIG_SORT_VECT_VAL (0xfL<<4) |
3077 | #define BNX2_RPM_CONFIG_DISABLE_WOL_ASSERT (1L<<30) | ||
3077 | #define BNX2_RPM_CONFIG_IGNORE_VLAN (1L<<31) | 3078 | #define BNX2_RPM_CONFIG_IGNORE_VLAN (1L<<31) |
3078 | 3079 | ||
3080 | #define BNX2_RPM_MGMT_PKT_CTRL 0x0000180c | ||
3081 | #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_SORT (0xfL<<0) | ||
3082 | #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_RULE (0xfL<<4) | ||
3083 | #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_DISCARD_EN (1L<<30) | ||
3084 | #define BNX2_RPM_MGMT_PKT_CTRL_MGMT_EN (1L<<31) | ||
3085 | |||
3079 | #define BNX2_RPM_VLAN_MATCH0 0x00001810 | 3086 | #define BNX2_RPM_VLAN_MATCH0 0x00001810 |
3080 | #define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE (0xfffL<<0) | 3087 | #define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE (0xfffL<<0) |
3081 | 3088 | ||
@@ -3096,6 +3103,7 @@ struct l2_fhdr { | |||
3096 | #define BNX2_RPM_SORT_USER0_PROM_EN (1L<<19) | 3103 | #define BNX2_RPM_SORT_USER0_PROM_EN (1L<<19) |
3097 | #define BNX2_RPM_SORT_USER0_VLAN_EN (0xfL<<20) | 3104 | #define BNX2_RPM_SORT_USER0_VLAN_EN (0xfL<<20) |
3098 | #define BNX2_RPM_SORT_USER0_PROM_VLAN (1L<<24) | 3105 | #define BNX2_RPM_SORT_USER0_PROM_VLAN (1L<<24) |
3106 | #define BNX2_RPM_SORT_USER0_VLAN_NOTMATCH (1L<<25) | ||
3099 | #define BNX2_RPM_SORT_USER0_ENA (1L<<31) | 3107 | #define BNX2_RPM_SORT_USER0_ENA (1L<<31) |
3100 | 3108 | ||
3101 | #define BNX2_RPM_SORT_USER1 0x00001824 | 3109 | #define BNX2_RPM_SORT_USER1 0x00001824 |
@@ -3133,11 +3141,187 @@ struct l2_fhdr { | |||
3133 | #define BNX2_RPM_STAT_IFINFTQDISCARDS 0x00001848 | 3141 | #define BNX2_RPM_STAT_IFINFTQDISCARDS 0x00001848 |
3134 | #define BNX2_RPM_STAT_IFINMBUFDISCARD 0x0000184c | 3142 | #define BNX2_RPM_STAT_IFINMBUFDISCARD 0x0000184c |
3135 | #define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT 0x00001850 | 3143 | #define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT 0x00001850 |
3144 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0 0x00001854 | ||
3145 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN (0xffL<<0) | ||
3146 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER (0xffL<<16) | ||
3147 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3148 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION0_NEXT_HEADER_EN (1L<<31) | ||
3149 | |||
3150 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1 0x00001858 | ||
3151 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN (0xffL<<0) | ||
3152 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER (0xffL<<16) | ||
3153 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3154 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION1_NEXT_HEADER_EN (1L<<31) | ||
3155 | |||
3156 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2 0x0000185c | ||
3157 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN (0xffL<<0) | ||
3158 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER (0xffL<<16) | ||
3159 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3160 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION2_NEXT_HEADER_EN (1L<<31) | ||
3161 | |||
3162 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3 0x00001860 | ||
3163 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN (0xffL<<0) | ||
3164 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER (0xffL<<16) | ||
3165 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3166 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION3_NEXT_HEADER_EN (1L<<31) | ||
3167 | |||
3168 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4 0x00001864 | ||
3169 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN (0xffL<<0) | ||
3170 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER (0xffL<<16) | ||
3171 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3172 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION4_NEXT_HEADER_EN (1L<<31) | ||
3173 | |||
3174 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5 0x00001868 | ||
3175 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN (0xffL<<0) | ||
3176 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER (0xffL<<16) | ||
3177 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3178 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION5_NEXT_HEADER_EN (1L<<31) | ||
3179 | |||
3180 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6 0x0000186c | ||
3181 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN (0xffL<<0) | ||
3182 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER (0xffL<<16) | ||
3183 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3184 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION6_NEXT_HEADER_EN (1L<<31) | ||
3185 | |||
3186 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7 0x00001870 | ||
3187 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN (0xffL<<0) | ||
3188 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER (0xffL<<16) | ||
3189 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_LEN_TYPE (1L<<30) | ||
3190 | #define BNX2_RPM_IPV6_PROGRAMMABLE_EXTENSION7_NEXT_HEADER_EN (1L<<31) | ||
3191 | |||
3136 | #define BNX2_RPM_STAT_AC0 0x00001880 | 3192 | #define BNX2_RPM_STAT_AC0 0x00001880 |
3137 | #define BNX2_RPM_STAT_AC1 0x00001884 | 3193 | #define BNX2_RPM_STAT_AC1 0x00001884 |
3138 | #define BNX2_RPM_STAT_AC2 0x00001888 | 3194 | #define BNX2_RPM_STAT_AC2 0x00001888 |
3139 | #define BNX2_RPM_STAT_AC3 0x0000188c | 3195 | #define BNX2_RPM_STAT_AC3 0x0000188c |
3140 | #define BNX2_RPM_STAT_AC4 0x00001890 | 3196 | #define BNX2_RPM_STAT_AC4 0x00001890 |
3197 | #define BNX2_RPM_RC_CNTL_16 0x000018e0 | ||
3198 | #define BNX2_RPM_RC_CNTL_16_OFFSET (0xffL<<0) | ||
3199 | #define BNX2_RPM_RC_CNTL_16_CLASS (0x7L<<8) | ||
3200 | #define BNX2_RPM_RC_CNTL_16_PRIORITY (1L<<11) | ||
3201 | #define BNX2_RPM_RC_CNTL_16_P4 (1L<<12) | ||
3202 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE (0x7L<<13) | ||
3203 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_START (0L<<13) | ||
3204 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_IP (1L<<13) | ||
3205 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP (2L<<13) | ||
3206 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_UDP (3L<<13) | ||
3207 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_DATA (4L<<13) | ||
3208 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_TCP_UDP (5L<<13) | ||
3209 | #define BNX2_RPM_RC_CNTL_16_HDR_TYPE_ICMPV6 (6L<<13) | ||
3210 | #define BNX2_RPM_RC_CNTL_16_COMP (0x3L<<16) | ||
3211 | #define BNX2_RPM_RC_CNTL_16_COMP_EQUAL (0L<<16) | ||
3212 | #define BNX2_RPM_RC_CNTL_16_COMP_NEQUAL (1L<<16) | ||
3213 | #define BNX2_RPM_RC_CNTL_16_COMP_GREATER (2L<<16) | ||
3214 | #define BNX2_RPM_RC_CNTL_16_COMP_LESS (3L<<16) | ||
3215 | #define BNX2_RPM_RC_CNTL_16_MAP (1L<<18) | ||
3216 | #define BNX2_RPM_RC_CNTL_16_SBIT (1L<<19) | ||
3217 | #define BNX2_RPM_RC_CNTL_16_CMDSEL (0x1fL<<20) | ||
3218 | #define BNX2_RPM_RC_CNTL_16_DISCARD (1L<<25) | ||
3219 | #define BNX2_RPM_RC_CNTL_16_MASK (1L<<26) | ||
3220 | #define BNX2_RPM_RC_CNTL_16_P1 (1L<<27) | ||
3221 | #define BNX2_RPM_RC_CNTL_16_P2 (1L<<28) | ||
3222 | #define BNX2_RPM_RC_CNTL_16_P3 (1L<<29) | ||
3223 | #define BNX2_RPM_RC_CNTL_16_NBIT (1L<<30) | ||
3224 | |||
3225 | #define BNX2_RPM_RC_VALUE_MASK_16 0x000018e4 | ||
3226 | #define BNX2_RPM_RC_VALUE_MASK_16_VALUE (0xffffL<<0) | ||
3227 | #define BNX2_RPM_RC_VALUE_MASK_16_MASK (0xffffL<<16) | ||
3228 | |||
3229 | #define BNX2_RPM_RC_CNTL_17 0x000018e8 | ||
3230 | #define BNX2_RPM_RC_CNTL_17_OFFSET (0xffL<<0) | ||
3231 | #define BNX2_RPM_RC_CNTL_17_CLASS (0x7L<<8) | ||
3232 | #define BNX2_RPM_RC_CNTL_17_PRIORITY (1L<<11) | ||
3233 | #define BNX2_RPM_RC_CNTL_17_P4 (1L<<12) | ||
3234 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE (0x7L<<13) | ||
3235 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_START (0L<<13) | ||
3236 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_IP (1L<<13) | ||
3237 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP (2L<<13) | ||
3238 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_UDP (3L<<13) | ||
3239 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_DATA (4L<<13) | ||
3240 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_TCP_UDP (5L<<13) | ||
3241 | #define BNX2_RPM_RC_CNTL_17_HDR_TYPE_ICMPV6 (6L<<13) | ||
3242 | #define BNX2_RPM_RC_CNTL_17_COMP (0x3L<<16) | ||
3243 | #define BNX2_RPM_RC_CNTL_17_COMP_EQUAL (0L<<16) | ||
3244 | #define BNX2_RPM_RC_CNTL_17_COMP_NEQUAL (1L<<16) | ||
3245 | #define BNX2_RPM_RC_CNTL_17_COMP_GREATER (2L<<16) | ||
3246 | #define BNX2_RPM_RC_CNTL_17_COMP_LESS (3L<<16) | ||
3247 | #define BNX2_RPM_RC_CNTL_17_MAP (1L<<18) | ||
3248 | #define BNX2_RPM_RC_CNTL_17_SBIT (1L<<19) | ||
3249 | #define BNX2_RPM_RC_CNTL_17_CMDSEL (0x1fL<<20) | ||
3250 | #define BNX2_RPM_RC_CNTL_17_DISCARD (1L<<25) | ||
3251 | #define BNX2_RPM_RC_CNTL_17_MASK (1L<<26) | ||
3252 | #define BNX2_RPM_RC_CNTL_17_P1 (1L<<27) | ||
3253 | #define BNX2_RPM_RC_CNTL_17_P2 (1L<<28) | ||
3254 | #define BNX2_RPM_RC_CNTL_17_P3 (1L<<29) | ||
3255 | #define BNX2_RPM_RC_CNTL_17_NBIT (1L<<30) | ||
3256 | |||
3257 | #define BNX2_RPM_RC_VALUE_MASK_17 0x000018ec | ||
3258 | #define BNX2_RPM_RC_VALUE_MASK_17_VALUE (0xffffL<<0) | ||
3259 | #define BNX2_RPM_RC_VALUE_MASK_17_MASK (0xffffL<<16) | ||
3260 | |||
3261 | #define BNX2_RPM_RC_CNTL_18 0x000018f0 | ||
3262 | #define BNX2_RPM_RC_CNTL_18_OFFSET (0xffL<<0) | ||
3263 | #define BNX2_RPM_RC_CNTL_18_CLASS (0x7L<<8) | ||
3264 | #define BNX2_RPM_RC_CNTL_18_PRIORITY (1L<<11) | ||
3265 | #define BNX2_RPM_RC_CNTL_18_P4 (1L<<12) | ||
3266 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE (0x7L<<13) | ||
3267 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_START (0L<<13) | ||
3268 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_IP (1L<<13) | ||
3269 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP (2L<<13) | ||
3270 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_UDP (3L<<13) | ||
3271 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_DATA (4L<<13) | ||
3272 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_TCP_UDP (5L<<13) | ||
3273 | #define BNX2_RPM_RC_CNTL_18_HDR_TYPE_ICMPV6 (6L<<13) | ||
3274 | #define BNX2_RPM_RC_CNTL_18_COMP (0x3L<<16) | ||
3275 | #define BNX2_RPM_RC_CNTL_18_COMP_EQUAL (0L<<16) | ||
3276 | #define BNX2_RPM_RC_CNTL_18_COMP_NEQUAL (1L<<16) | ||
3277 | #define BNX2_RPM_RC_CNTL_18_COMP_GREATER (2L<<16) | ||
3278 | #define BNX2_RPM_RC_CNTL_18_COMP_LESS (3L<<16) | ||
3279 | #define BNX2_RPM_RC_CNTL_18_MAP (1L<<18) | ||
3280 | #define BNX2_RPM_RC_CNTL_18_SBIT (1L<<19) | ||
3281 | #define BNX2_RPM_RC_CNTL_18_CMDSEL (0x1fL<<20) | ||
3282 | #define BNX2_RPM_RC_CNTL_18_DISCARD (1L<<25) | ||
3283 | #define BNX2_RPM_RC_CNTL_18_MASK (1L<<26) | ||
3284 | #define BNX2_RPM_RC_CNTL_18_P1 (1L<<27) | ||
3285 | #define BNX2_RPM_RC_CNTL_18_P2 (1L<<28) | ||
3286 | #define BNX2_RPM_RC_CNTL_18_P3 (1L<<29) | ||
3287 | #define BNX2_RPM_RC_CNTL_18_NBIT (1L<<30) | ||
3288 | |||
3289 | #define BNX2_RPM_RC_VALUE_MASK_18 0x000018f4 | ||
3290 | #define BNX2_RPM_RC_VALUE_MASK_18_VALUE (0xffffL<<0) | ||
3291 | #define BNX2_RPM_RC_VALUE_MASK_18_MASK (0xffffL<<16) | ||
3292 | |||
3293 | #define BNX2_RPM_RC_CNTL_19 0x000018f8 | ||
3294 | #define BNX2_RPM_RC_CNTL_19_OFFSET (0xffL<<0) | ||
3295 | #define BNX2_RPM_RC_CNTL_19_CLASS (0x7L<<8) | ||
3296 | #define BNX2_RPM_RC_CNTL_19_PRIORITY (1L<<11) | ||
3297 | #define BNX2_RPM_RC_CNTL_19_P4 (1L<<12) | ||
3298 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE (0x7L<<13) | ||
3299 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_START (0L<<13) | ||
3300 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_IP (1L<<13) | ||
3301 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP (2L<<13) | ||
3302 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_UDP (3L<<13) | ||
3303 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_DATA (4L<<13) | ||
3304 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_TCP_UDP (5L<<13) | ||
3305 | #define BNX2_RPM_RC_CNTL_19_HDR_TYPE_ICMPV6 (6L<<13) | ||
3306 | #define BNX2_RPM_RC_CNTL_19_COMP (0x3L<<16) | ||
3307 | #define BNX2_RPM_RC_CNTL_19_COMP_EQUAL (0L<<16) | ||
3308 | #define BNX2_RPM_RC_CNTL_19_COMP_NEQUAL (1L<<16) | ||
3309 | #define BNX2_RPM_RC_CNTL_19_COMP_GREATER (2L<<16) | ||
3310 | #define BNX2_RPM_RC_CNTL_19_COMP_LESS (3L<<16) | ||
3311 | #define BNX2_RPM_RC_CNTL_19_MAP (1L<<18) | ||
3312 | #define BNX2_RPM_RC_CNTL_19_SBIT (1L<<19) | ||
3313 | #define BNX2_RPM_RC_CNTL_19_CMDSEL (0x1fL<<20) | ||
3314 | #define BNX2_RPM_RC_CNTL_19_DISCARD (1L<<25) | ||
3315 | #define BNX2_RPM_RC_CNTL_19_MASK (1L<<26) | ||
3316 | #define BNX2_RPM_RC_CNTL_19_P1 (1L<<27) | ||
3317 | #define BNX2_RPM_RC_CNTL_19_P2 (1L<<28) | ||
3318 | #define BNX2_RPM_RC_CNTL_19_P3 (1L<<29) | ||
3319 | #define BNX2_RPM_RC_CNTL_19_NBIT (1L<<30) | ||
3320 | |||
3321 | #define BNX2_RPM_RC_VALUE_MASK_19 0x000018fc | ||
3322 | #define BNX2_RPM_RC_VALUE_MASK_19_VALUE (0xffffL<<0) | ||
3323 | #define BNX2_RPM_RC_VALUE_MASK_19_MASK (0xffffL<<16) | ||
3324 | |||
3141 | #define BNX2_RPM_RC_CNTL_0 0x00001900 | 3325 | #define BNX2_RPM_RC_CNTL_0 0x00001900 |
3142 | #define BNX2_RPM_RC_CNTL_0_OFFSET (0xffL<<0) | 3326 | #define BNX2_RPM_RC_CNTL_0_OFFSET (0xffL<<0) |
3143 | #define BNX2_RPM_RC_CNTL_0_CLASS (0x7L<<8) | 3327 | #define BNX2_RPM_RC_CNTL_0_CLASS (0x7L<<8) |
@@ -3149,14 +3333,18 @@ struct l2_fhdr { | |||
3149 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP (2L<<13) | 3333 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP (2L<<13) |
3150 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP (3L<<13) | 3334 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP (3L<<13) |
3151 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA (4L<<13) | 3335 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA (4L<<13) |
3336 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP_UDP (5L<<13) | ||
3337 | #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_ICMPV6 (6L<<13) | ||
3152 | #define BNX2_RPM_RC_CNTL_0_COMP (0x3L<<16) | 3338 | #define BNX2_RPM_RC_CNTL_0_COMP (0x3L<<16) |
3153 | #define BNX2_RPM_RC_CNTL_0_COMP_EQUAL (0L<<16) | 3339 | #define BNX2_RPM_RC_CNTL_0_COMP_EQUAL (0L<<16) |
3154 | #define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL (1L<<16) | 3340 | #define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL (1L<<16) |
3155 | #define BNX2_RPM_RC_CNTL_0_COMP_GREATER (2L<<16) | 3341 | #define BNX2_RPM_RC_CNTL_0_COMP_GREATER (2L<<16) |
3156 | #define BNX2_RPM_RC_CNTL_0_COMP_LESS (3L<<16) | 3342 | #define BNX2_RPM_RC_CNTL_0_COMP_LESS (3L<<16) |
3343 | #define BNX2_RPM_RC_CNTL_0_MAP_XI (1L<<18) | ||
3157 | #define BNX2_RPM_RC_CNTL_0_SBIT (1L<<19) | 3344 | #define BNX2_RPM_RC_CNTL_0_SBIT (1L<<19) |
3158 | #define BNX2_RPM_RC_CNTL_0_CMDSEL (0xfL<<20) | 3345 | #define BNX2_RPM_RC_CNTL_0_CMDSEL (0xfL<<20) |
3159 | #define BNX2_RPM_RC_CNTL_0_MAP (1L<<24) | 3346 | #define BNX2_RPM_RC_CNTL_0_MAP (1L<<24) |
3347 | #define BNX2_RPM_RC_CNTL_0_CMDSEL_XI (0x1fL<<20) | ||
3160 | #define BNX2_RPM_RC_CNTL_0_DISCARD (1L<<25) | 3348 | #define BNX2_RPM_RC_CNTL_0_DISCARD (1L<<25) |
3161 | #define BNX2_RPM_RC_CNTL_0_MASK (1L<<26) | 3349 | #define BNX2_RPM_RC_CNTL_0_MASK (1L<<26) |
3162 | #define BNX2_RPM_RC_CNTL_0_P1 (1L<<27) | 3350 | #define BNX2_RPM_RC_CNTL_0_P1 (1L<<27) |
@@ -3171,81 +3359,518 @@ struct l2_fhdr { | |||
3171 | #define BNX2_RPM_RC_CNTL_1 0x00001908 | 3359 | #define BNX2_RPM_RC_CNTL_1 0x00001908 |
3172 | #define BNX2_RPM_RC_CNTL_1_A (0x3ffffL<<0) | 3360 | #define BNX2_RPM_RC_CNTL_1_A (0x3ffffL<<0) |
3173 | #define BNX2_RPM_RC_CNTL_1_B (0xfffL<<19) | 3361 | #define BNX2_RPM_RC_CNTL_1_B (0xfffL<<19) |
3362 | #define BNX2_RPM_RC_CNTL_1_OFFSET_XI (0xffL<<0) | ||
3363 | #define BNX2_RPM_RC_CNTL_1_CLASS_XI (0x7L<<8) | ||
3364 | #define BNX2_RPM_RC_CNTL_1_PRIORITY_XI (1L<<11) | ||
3365 | #define BNX2_RPM_RC_CNTL_1_P4_XI (1L<<12) | ||
3366 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_XI (0x7L<<13) | ||
3367 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_START_XI (0L<<13) | ||
3368 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_IP_XI (1L<<13) | ||
3369 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_XI (2L<<13) | ||
3370 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_UDP_XI (3L<<13) | ||
3371 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_DATA_XI (4L<<13) | ||
3372 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3373 | #define BNX2_RPM_RC_CNTL_1_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3374 | #define BNX2_RPM_RC_CNTL_1_COMP_XI (0x3L<<16) | ||
3375 | #define BNX2_RPM_RC_CNTL_1_COMP_EQUAL_XI (0L<<16) | ||
3376 | #define BNX2_RPM_RC_CNTL_1_COMP_NEQUAL_XI (1L<<16) | ||
3377 | #define BNX2_RPM_RC_CNTL_1_COMP_GREATER_XI (2L<<16) | ||
3378 | #define BNX2_RPM_RC_CNTL_1_COMP_LESS_XI (3L<<16) | ||
3379 | #define BNX2_RPM_RC_CNTL_1_MAP_XI (1L<<18) | ||
3380 | #define BNX2_RPM_RC_CNTL_1_SBIT_XI (1L<<19) | ||
3381 | #define BNX2_RPM_RC_CNTL_1_CMDSEL_XI (0x1fL<<20) | ||
3382 | #define BNX2_RPM_RC_CNTL_1_DISCARD_XI (1L<<25) | ||
3383 | #define BNX2_RPM_RC_CNTL_1_MASK_XI (1L<<26) | ||
3384 | #define BNX2_RPM_RC_CNTL_1_P1_XI (1L<<27) | ||
3385 | #define BNX2_RPM_RC_CNTL_1_P2_XI (1L<<28) | ||
3386 | #define BNX2_RPM_RC_CNTL_1_P3_XI (1L<<29) | ||
3387 | #define BNX2_RPM_RC_CNTL_1_NBIT_XI (1L<<30) | ||
3174 | 3388 | ||
3175 | #define BNX2_RPM_RC_VALUE_MASK_1 0x0000190c | 3389 | #define BNX2_RPM_RC_VALUE_MASK_1 0x0000190c |
3390 | #define BNX2_RPM_RC_VALUE_MASK_1_VALUE (0xffffL<<0) | ||
3391 | #define BNX2_RPM_RC_VALUE_MASK_1_MASK (0xffffL<<16) | ||
3392 | |||
3176 | #define BNX2_RPM_RC_CNTL_2 0x00001910 | 3393 | #define BNX2_RPM_RC_CNTL_2 0x00001910 |
3177 | #define BNX2_RPM_RC_CNTL_2_A (0x3ffffL<<0) | 3394 | #define BNX2_RPM_RC_CNTL_2_A (0x3ffffL<<0) |
3178 | #define BNX2_RPM_RC_CNTL_2_B (0xfffL<<19) | 3395 | #define BNX2_RPM_RC_CNTL_2_B (0xfffL<<19) |
3396 | #define BNX2_RPM_RC_CNTL_2_OFFSET_XI (0xffL<<0) | ||
3397 | #define BNX2_RPM_RC_CNTL_2_CLASS_XI (0x7L<<8) | ||
3398 | #define BNX2_RPM_RC_CNTL_2_PRIORITY_XI (1L<<11) | ||
3399 | #define BNX2_RPM_RC_CNTL_2_P4_XI (1L<<12) | ||
3400 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_XI (0x7L<<13) | ||
3401 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_START_XI (0L<<13) | ||
3402 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_IP_XI (1L<<13) | ||
3403 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_XI (2L<<13) | ||
3404 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_UDP_XI (3L<<13) | ||
3405 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_DATA_XI (4L<<13) | ||
3406 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3407 | #define BNX2_RPM_RC_CNTL_2_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3408 | #define BNX2_RPM_RC_CNTL_2_COMP_XI (0x3L<<16) | ||
3409 | #define BNX2_RPM_RC_CNTL_2_COMP_EQUAL_XI (0L<<16) | ||
3410 | #define BNX2_RPM_RC_CNTL_2_COMP_NEQUAL_XI (1L<<16) | ||
3411 | #define BNX2_RPM_RC_CNTL_2_COMP_GREATER_XI (2L<<16) | ||
3412 | #define BNX2_RPM_RC_CNTL_2_COMP_LESS_XI (3L<<16) | ||
3413 | #define BNX2_RPM_RC_CNTL_2_MAP_XI (1L<<18) | ||
3414 | #define BNX2_RPM_RC_CNTL_2_SBIT_XI (1L<<19) | ||
3415 | #define BNX2_RPM_RC_CNTL_2_CMDSEL_XI (0x1fL<<20) | ||
3416 | #define BNX2_RPM_RC_CNTL_2_DISCARD_XI (1L<<25) | ||
3417 | #define BNX2_RPM_RC_CNTL_2_MASK_XI (1L<<26) | ||
3418 | #define BNX2_RPM_RC_CNTL_2_P1_XI (1L<<27) | ||
3419 | #define BNX2_RPM_RC_CNTL_2_P2_XI (1L<<28) | ||
3420 | #define BNX2_RPM_RC_CNTL_2_P3_XI (1L<<29) | ||
3421 | #define BNX2_RPM_RC_CNTL_2_NBIT_XI (1L<<30) | ||
3179 | 3422 | ||
3180 | #define BNX2_RPM_RC_VALUE_MASK_2 0x00001914 | 3423 | #define BNX2_RPM_RC_VALUE_MASK_2 0x00001914 |
3424 | #define BNX2_RPM_RC_VALUE_MASK_2_VALUE (0xffffL<<0) | ||
3425 | #define BNX2_RPM_RC_VALUE_MASK_2_MASK (0xffffL<<16) | ||
3426 | |||
3181 | #define BNX2_RPM_RC_CNTL_3 0x00001918 | 3427 | #define BNX2_RPM_RC_CNTL_3 0x00001918 |
3182 | #define BNX2_RPM_RC_CNTL_3_A (0x3ffffL<<0) | 3428 | #define BNX2_RPM_RC_CNTL_3_A (0x3ffffL<<0) |
3183 | #define BNX2_RPM_RC_CNTL_3_B (0xfffL<<19) | 3429 | #define BNX2_RPM_RC_CNTL_3_B (0xfffL<<19) |
3430 | #define BNX2_RPM_RC_CNTL_3_OFFSET_XI (0xffL<<0) | ||
3431 | #define BNX2_RPM_RC_CNTL_3_CLASS_XI (0x7L<<8) | ||
3432 | #define BNX2_RPM_RC_CNTL_3_PRIORITY_XI (1L<<11) | ||
3433 | #define BNX2_RPM_RC_CNTL_3_P4_XI (1L<<12) | ||
3434 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_XI (0x7L<<13) | ||
3435 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_START_XI (0L<<13) | ||
3436 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_IP_XI (1L<<13) | ||
3437 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_XI (2L<<13) | ||
3438 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_UDP_XI (3L<<13) | ||
3439 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_DATA_XI (4L<<13) | ||
3440 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3441 | #define BNX2_RPM_RC_CNTL_3_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3442 | #define BNX2_RPM_RC_CNTL_3_COMP_XI (0x3L<<16) | ||
3443 | #define BNX2_RPM_RC_CNTL_3_COMP_EQUAL_XI (0L<<16) | ||
3444 | #define BNX2_RPM_RC_CNTL_3_COMP_NEQUAL_XI (1L<<16) | ||
3445 | #define BNX2_RPM_RC_CNTL_3_COMP_GREATER_XI (2L<<16) | ||
3446 | #define BNX2_RPM_RC_CNTL_3_COMP_LESS_XI (3L<<16) | ||
3447 | #define BNX2_RPM_RC_CNTL_3_MAP_XI (1L<<18) | ||
3448 | #define BNX2_RPM_RC_CNTL_3_SBIT_XI (1L<<19) | ||
3449 | #define BNX2_RPM_RC_CNTL_3_CMDSEL_XI (0x1fL<<20) | ||
3450 | #define BNX2_RPM_RC_CNTL_3_DISCARD_XI (1L<<25) | ||
3451 | #define BNX2_RPM_RC_CNTL_3_MASK_XI (1L<<26) | ||
3452 | #define BNX2_RPM_RC_CNTL_3_P1_XI (1L<<27) | ||
3453 | #define BNX2_RPM_RC_CNTL_3_P2_XI (1L<<28) | ||
3454 | #define BNX2_RPM_RC_CNTL_3_P3_XI (1L<<29) | ||
3455 | #define BNX2_RPM_RC_CNTL_3_NBIT_XI (1L<<30) | ||
3184 | 3456 | ||
3185 | #define BNX2_RPM_RC_VALUE_MASK_3 0x0000191c | 3457 | #define BNX2_RPM_RC_VALUE_MASK_3 0x0000191c |
3458 | #define BNX2_RPM_RC_VALUE_MASK_3_VALUE (0xffffL<<0) | ||
3459 | #define BNX2_RPM_RC_VALUE_MASK_3_MASK (0xffffL<<16) | ||
3460 | |||
3186 | #define BNX2_RPM_RC_CNTL_4 0x00001920 | 3461 | #define BNX2_RPM_RC_CNTL_4 0x00001920 |
3187 | #define BNX2_RPM_RC_CNTL_4_A (0x3ffffL<<0) | 3462 | #define BNX2_RPM_RC_CNTL_4_A (0x3ffffL<<0) |
3188 | #define BNX2_RPM_RC_CNTL_4_B (0xfffL<<19) | 3463 | #define BNX2_RPM_RC_CNTL_4_B (0xfffL<<19) |
3464 | #define BNX2_RPM_RC_CNTL_4_OFFSET_XI (0xffL<<0) | ||
3465 | #define BNX2_RPM_RC_CNTL_4_CLASS_XI (0x7L<<8) | ||
3466 | #define BNX2_RPM_RC_CNTL_4_PRIORITY_XI (1L<<11) | ||
3467 | #define BNX2_RPM_RC_CNTL_4_P4_XI (1L<<12) | ||
3468 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_XI (0x7L<<13) | ||
3469 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_START_XI (0L<<13) | ||
3470 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_IP_XI (1L<<13) | ||
3471 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_XI (2L<<13) | ||
3472 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_UDP_XI (3L<<13) | ||
3473 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_DATA_XI (4L<<13) | ||
3474 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3475 | #define BNX2_RPM_RC_CNTL_4_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3476 | #define BNX2_RPM_RC_CNTL_4_COMP_XI (0x3L<<16) | ||
3477 | #define BNX2_RPM_RC_CNTL_4_COMP_EQUAL_XI (0L<<16) | ||
3478 | #define BNX2_RPM_RC_CNTL_4_COMP_NEQUAL_XI (1L<<16) | ||
3479 | #define BNX2_RPM_RC_CNTL_4_COMP_GREATER_XI (2L<<16) | ||
3480 | #define BNX2_RPM_RC_CNTL_4_COMP_LESS_XI (3L<<16) | ||
3481 | #define BNX2_RPM_RC_CNTL_4_MAP_XI (1L<<18) | ||
3482 | #define BNX2_RPM_RC_CNTL_4_SBIT_XI (1L<<19) | ||
3483 | #define BNX2_RPM_RC_CNTL_4_CMDSEL_XI (0x1fL<<20) | ||
3484 | #define BNX2_RPM_RC_CNTL_4_DISCARD_XI (1L<<25) | ||
3485 | #define BNX2_RPM_RC_CNTL_4_MASK_XI (1L<<26) | ||
3486 | #define BNX2_RPM_RC_CNTL_4_P1_XI (1L<<27) | ||
3487 | #define BNX2_RPM_RC_CNTL_4_P2_XI (1L<<28) | ||
3488 | #define BNX2_RPM_RC_CNTL_4_P3_XI (1L<<29) | ||
3489 | #define BNX2_RPM_RC_CNTL_4_NBIT_XI (1L<<30) | ||
3189 | 3490 | ||
3190 | #define BNX2_RPM_RC_VALUE_MASK_4 0x00001924 | 3491 | #define BNX2_RPM_RC_VALUE_MASK_4 0x00001924 |
3492 | #define BNX2_RPM_RC_VALUE_MASK_4_VALUE (0xffffL<<0) | ||
3493 | #define BNX2_RPM_RC_VALUE_MASK_4_MASK (0xffffL<<16) | ||
3494 | |||
3191 | #define BNX2_RPM_RC_CNTL_5 0x00001928 | 3495 | #define BNX2_RPM_RC_CNTL_5 0x00001928 |
3192 | #define BNX2_RPM_RC_CNTL_5_A (0x3ffffL<<0) | 3496 | #define BNX2_RPM_RC_CNTL_5_A (0x3ffffL<<0) |
3193 | #define BNX2_RPM_RC_CNTL_5_B (0xfffL<<19) | 3497 | #define BNX2_RPM_RC_CNTL_5_B (0xfffL<<19) |
3498 | #define BNX2_RPM_RC_CNTL_5_OFFSET_XI (0xffL<<0) | ||
3499 | #define BNX2_RPM_RC_CNTL_5_CLASS_XI (0x7L<<8) | ||
3500 | #define BNX2_RPM_RC_CNTL_5_PRIORITY_XI (1L<<11) | ||
3501 | #define BNX2_RPM_RC_CNTL_5_P4_XI (1L<<12) | ||
3502 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_XI (0x7L<<13) | ||
3503 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_START_XI (0L<<13) | ||
3504 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_IP_XI (1L<<13) | ||
3505 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_XI (2L<<13) | ||
3506 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_UDP_XI (3L<<13) | ||
3507 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_DATA_XI (4L<<13) | ||
3508 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3509 | #define BNX2_RPM_RC_CNTL_5_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3510 | #define BNX2_RPM_RC_CNTL_5_COMP_XI (0x3L<<16) | ||
3511 | #define BNX2_RPM_RC_CNTL_5_COMP_EQUAL_XI (0L<<16) | ||
3512 | #define BNX2_RPM_RC_CNTL_5_COMP_NEQUAL_XI (1L<<16) | ||
3513 | #define BNX2_RPM_RC_CNTL_5_COMP_GREATER_XI (2L<<16) | ||
3514 | #define BNX2_RPM_RC_CNTL_5_COMP_LESS_XI (3L<<16) | ||
3515 | #define BNX2_RPM_RC_CNTL_5_MAP_XI (1L<<18) | ||
3516 | #define BNX2_RPM_RC_CNTL_5_SBIT_XI (1L<<19) | ||
3517 | #define BNX2_RPM_RC_CNTL_5_CMDSEL_XI (0x1fL<<20) | ||
3518 | #define BNX2_RPM_RC_CNTL_5_DISCARD_XI (1L<<25) | ||
3519 | #define BNX2_RPM_RC_CNTL_5_MASK_XI (1L<<26) | ||
3520 | #define BNX2_RPM_RC_CNTL_5_P1_XI (1L<<27) | ||
3521 | #define BNX2_RPM_RC_CNTL_5_P2_XI (1L<<28) | ||
3522 | #define BNX2_RPM_RC_CNTL_5_P3_XI (1L<<29) | ||
3523 | #define BNX2_RPM_RC_CNTL_5_NBIT_XI (1L<<30) | ||
3194 | 3524 | ||
3195 | #define BNX2_RPM_RC_VALUE_MASK_5 0x0000192c | 3525 | #define BNX2_RPM_RC_VALUE_MASK_5 0x0000192c |
3526 | #define BNX2_RPM_RC_VALUE_MASK_5_VALUE (0xffffL<<0) | ||
3527 | #define BNX2_RPM_RC_VALUE_MASK_5_MASK (0xffffL<<16) | ||
3528 | |||
3196 | #define BNX2_RPM_RC_CNTL_6 0x00001930 | 3529 | #define BNX2_RPM_RC_CNTL_6 0x00001930 |
3197 | #define BNX2_RPM_RC_CNTL_6_A (0x3ffffL<<0) | 3530 | #define BNX2_RPM_RC_CNTL_6_A (0x3ffffL<<0) |
3198 | #define BNX2_RPM_RC_CNTL_6_B (0xfffL<<19) | 3531 | #define BNX2_RPM_RC_CNTL_6_B (0xfffL<<19) |
3532 | #define BNX2_RPM_RC_CNTL_6_OFFSET_XI (0xffL<<0) | ||
3533 | #define BNX2_RPM_RC_CNTL_6_CLASS_XI (0x7L<<8) | ||
3534 | #define BNX2_RPM_RC_CNTL_6_PRIORITY_XI (1L<<11) | ||
3535 | #define BNX2_RPM_RC_CNTL_6_P4_XI (1L<<12) | ||
3536 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_XI (0x7L<<13) | ||
3537 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_START_XI (0L<<13) | ||
3538 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_IP_XI (1L<<13) | ||
3539 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_XI (2L<<13) | ||
3540 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_UDP_XI (3L<<13) | ||
3541 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_DATA_XI (4L<<13) | ||
3542 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3543 | #define BNX2_RPM_RC_CNTL_6_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3544 | #define BNX2_RPM_RC_CNTL_6_COMP_XI (0x3L<<16) | ||
3545 | #define BNX2_RPM_RC_CNTL_6_COMP_EQUAL_XI (0L<<16) | ||
3546 | #define BNX2_RPM_RC_CNTL_6_COMP_NEQUAL_XI (1L<<16) | ||
3547 | #define BNX2_RPM_RC_CNTL_6_COMP_GREATER_XI (2L<<16) | ||
3548 | #define BNX2_RPM_RC_CNTL_6_COMP_LESS_XI (3L<<16) | ||
3549 | #define BNX2_RPM_RC_CNTL_6_MAP_XI (1L<<18) | ||
3550 | #define BNX2_RPM_RC_CNTL_6_SBIT_XI (1L<<19) | ||
3551 | #define BNX2_RPM_RC_CNTL_6_CMDSEL_XI (0x1fL<<20) | ||
3552 | #define BNX2_RPM_RC_CNTL_6_DISCARD_XI (1L<<25) | ||
3553 | #define BNX2_RPM_RC_CNTL_6_MASK_XI (1L<<26) | ||
3554 | #define BNX2_RPM_RC_CNTL_6_P1_XI (1L<<27) | ||
3555 | #define BNX2_RPM_RC_CNTL_6_P2_XI (1L<<28) | ||
3556 | #define BNX2_RPM_RC_CNTL_6_P3_XI (1L<<29) | ||
3557 | #define BNX2_RPM_RC_CNTL_6_NBIT_XI (1L<<30) | ||
3199 | 3558 | ||
3200 | #define BNX2_RPM_RC_VALUE_MASK_6 0x00001934 | 3559 | #define BNX2_RPM_RC_VALUE_MASK_6 0x00001934 |
3560 | #define BNX2_RPM_RC_VALUE_MASK_6_VALUE (0xffffL<<0) | ||
3561 | #define BNX2_RPM_RC_VALUE_MASK_6_MASK (0xffffL<<16) | ||
3562 | |||
3201 | #define BNX2_RPM_RC_CNTL_7 0x00001938 | 3563 | #define BNX2_RPM_RC_CNTL_7 0x00001938 |
3202 | #define BNX2_RPM_RC_CNTL_7_A (0x3ffffL<<0) | 3564 | #define BNX2_RPM_RC_CNTL_7_A (0x3ffffL<<0) |
3203 | #define BNX2_RPM_RC_CNTL_7_B (0xfffL<<19) | 3565 | #define BNX2_RPM_RC_CNTL_7_B (0xfffL<<19) |
3566 | #define BNX2_RPM_RC_CNTL_7_OFFSET_XI (0xffL<<0) | ||
3567 | #define BNX2_RPM_RC_CNTL_7_CLASS_XI (0x7L<<8) | ||
3568 | #define BNX2_RPM_RC_CNTL_7_PRIORITY_XI (1L<<11) | ||
3569 | #define BNX2_RPM_RC_CNTL_7_P4_XI (1L<<12) | ||
3570 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_XI (0x7L<<13) | ||
3571 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_START_XI (0L<<13) | ||
3572 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_IP_XI (1L<<13) | ||
3573 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_XI (2L<<13) | ||
3574 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_UDP_XI (3L<<13) | ||
3575 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_DATA_XI (4L<<13) | ||
3576 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3577 | #define BNX2_RPM_RC_CNTL_7_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3578 | #define BNX2_RPM_RC_CNTL_7_COMP_XI (0x3L<<16) | ||
3579 | #define BNX2_RPM_RC_CNTL_7_COMP_EQUAL_XI (0L<<16) | ||
3580 | #define BNX2_RPM_RC_CNTL_7_COMP_NEQUAL_XI (1L<<16) | ||
3581 | #define BNX2_RPM_RC_CNTL_7_COMP_GREATER_XI (2L<<16) | ||
3582 | #define BNX2_RPM_RC_CNTL_7_COMP_LESS_XI (3L<<16) | ||
3583 | #define BNX2_RPM_RC_CNTL_7_MAP_XI (1L<<18) | ||
3584 | #define BNX2_RPM_RC_CNTL_7_SBIT_XI (1L<<19) | ||
3585 | #define BNX2_RPM_RC_CNTL_7_CMDSEL_XI (0x1fL<<20) | ||
3586 | #define BNX2_RPM_RC_CNTL_7_DISCARD_XI (1L<<25) | ||
3587 | #define BNX2_RPM_RC_CNTL_7_MASK_XI (1L<<26) | ||
3588 | #define BNX2_RPM_RC_CNTL_7_P1_XI (1L<<27) | ||
3589 | #define BNX2_RPM_RC_CNTL_7_P2_XI (1L<<28) | ||
3590 | #define BNX2_RPM_RC_CNTL_7_P3_XI (1L<<29) | ||
3591 | #define BNX2_RPM_RC_CNTL_7_NBIT_XI (1L<<30) | ||
3204 | 3592 | ||
3205 | #define BNX2_RPM_RC_VALUE_MASK_7 0x0000193c | 3593 | #define BNX2_RPM_RC_VALUE_MASK_7 0x0000193c |
3594 | #define BNX2_RPM_RC_VALUE_MASK_7_VALUE (0xffffL<<0) | ||
3595 | #define BNX2_RPM_RC_VALUE_MASK_7_MASK (0xffffL<<16) | ||
3596 | |||
3206 | #define BNX2_RPM_RC_CNTL_8 0x00001940 | 3597 | #define BNX2_RPM_RC_CNTL_8 0x00001940 |
3207 | #define BNX2_RPM_RC_CNTL_8_A (0x3ffffL<<0) | 3598 | #define BNX2_RPM_RC_CNTL_8_A (0x3ffffL<<0) |
3208 | #define BNX2_RPM_RC_CNTL_8_B (0xfffL<<19) | 3599 | #define BNX2_RPM_RC_CNTL_8_B (0xfffL<<19) |
3600 | #define BNX2_RPM_RC_CNTL_8_OFFSET_XI (0xffL<<0) | ||
3601 | #define BNX2_RPM_RC_CNTL_8_CLASS_XI (0x7L<<8) | ||
3602 | #define BNX2_RPM_RC_CNTL_8_PRIORITY_XI (1L<<11) | ||
3603 | #define BNX2_RPM_RC_CNTL_8_P4_XI (1L<<12) | ||
3604 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_XI (0x7L<<13) | ||
3605 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_START_XI (0L<<13) | ||
3606 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_IP_XI (1L<<13) | ||
3607 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_XI (2L<<13) | ||
3608 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_UDP_XI (3L<<13) | ||
3609 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_DATA_XI (4L<<13) | ||
3610 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3611 | #define BNX2_RPM_RC_CNTL_8_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3612 | #define BNX2_RPM_RC_CNTL_8_COMP_XI (0x3L<<16) | ||
3613 | #define BNX2_RPM_RC_CNTL_8_COMP_EQUAL_XI (0L<<16) | ||
3614 | #define BNX2_RPM_RC_CNTL_8_COMP_NEQUAL_XI (1L<<16) | ||
3615 | #define BNX2_RPM_RC_CNTL_8_COMP_GREATER_XI (2L<<16) | ||
3616 | #define BNX2_RPM_RC_CNTL_8_COMP_LESS_XI (3L<<16) | ||
3617 | #define BNX2_RPM_RC_CNTL_8_MAP_XI (1L<<18) | ||
3618 | #define BNX2_RPM_RC_CNTL_8_SBIT_XI (1L<<19) | ||
3619 | #define BNX2_RPM_RC_CNTL_8_CMDSEL_XI (0x1fL<<20) | ||
3620 | #define BNX2_RPM_RC_CNTL_8_DISCARD_XI (1L<<25) | ||
3621 | #define BNX2_RPM_RC_CNTL_8_MASK_XI (1L<<26) | ||
3622 | #define BNX2_RPM_RC_CNTL_8_P1_XI (1L<<27) | ||
3623 | #define BNX2_RPM_RC_CNTL_8_P2_XI (1L<<28) | ||
3624 | #define BNX2_RPM_RC_CNTL_8_P3_XI (1L<<29) | ||
3625 | #define BNX2_RPM_RC_CNTL_8_NBIT_XI (1L<<30) | ||
3209 | 3626 | ||
3210 | #define BNX2_RPM_RC_VALUE_MASK_8 0x00001944 | 3627 | #define BNX2_RPM_RC_VALUE_MASK_8 0x00001944 |
3628 | #define BNX2_RPM_RC_VALUE_MASK_8_VALUE (0xffffL<<0) | ||
3629 | #define BNX2_RPM_RC_VALUE_MASK_8_MASK (0xffffL<<16) | ||
3630 | |||
3211 | #define BNX2_RPM_RC_CNTL_9 0x00001948 | 3631 | #define BNX2_RPM_RC_CNTL_9 0x00001948 |
3212 | #define BNX2_RPM_RC_CNTL_9_A (0x3ffffL<<0) | 3632 | #define BNX2_RPM_RC_CNTL_9_A (0x3ffffL<<0) |
3213 | #define BNX2_RPM_RC_CNTL_9_B (0xfffL<<19) | 3633 | #define BNX2_RPM_RC_CNTL_9_B (0xfffL<<19) |
3634 | #define BNX2_RPM_RC_CNTL_9_OFFSET_XI (0xffL<<0) | ||
3635 | #define BNX2_RPM_RC_CNTL_9_CLASS_XI (0x7L<<8) | ||
3636 | #define BNX2_RPM_RC_CNTL_9_PRIORITY_XI (1L<<11) | ||
3637 | #define BNX2_RPM_RC_CNTL_9_P4_XI (1L<<12) | ||
3638 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_XI (0x7L<<13) | ||
3639 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_START_XI (0L<<13) | ||
3640 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_IP_XI (1L<<13) | ||
3641 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_XI (2L<<13) | ||
3642 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_UDP_XI (3L<<13) | ||
3643 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_DATA_XI (4L<<13) | ||
3644 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3645 | #define BNX2_RPM_RC_CNTL_9_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3646 | #define BNX2_RPM_RC_CNTL_9_COMP_XI (0x3L<<16) | ||
3647 | #define BNX2_RPM_RC_CNTL_9_COMP_EQUAL_XI (0L<<16) | ||
3648 | #define BNX2_RPM_RC_CNTL_9_COMP_NEQUAL_XI (1L<<16) | ||
3649 | #define BNX2_RPM_RC_CNTL_9_COMP_GREATER_XI (2L<<16) | ||
3650 | #define BNX2_RPM_RC_CNTL_9_COMP_LESS_XI (3L<<16) | ||
3651 | #define BNX2_RPM_RC_CNTL_9_MAP_XI (1L<<18) | ||
3652 | #define BNX2_RPM_RC_CNTL_9_SBIT_XI (1L<<19) | ||
3653 | #define BNX2_RPM_RC_CNTL_9_CMDSEL_XI (0x1fL<<20) | ||
3654 | #define BNX2_RPM_RC_CNTL_9_DISCARD_XI (1L<<25) | ||
3655 | #define BNX2_RPM_RC_CNTL_9_MASK_XI (1L<<26) | ||
3656 | #define BNX2_RPM_RC_CNTL_9_P1_XI (1L<<27) | ||
3657 | #define BNX2_RPM_RC_CNTL_9_P2_XI (1L<<28) | ||
3658 | #define BNX2_RPM_RC_CNTL_9_P3_XI (1L<<29) | ||
3659 | #define BNX2_RPM_RC_CNTL_9_NBIT_XI (1L<<30) | ||
3214 | 3660 | ||
3215 | #define BNX2_RPM_RC_VALUE_MASK_9 0x0000194c | 3661 | #define BNX2_RPM_RC_VALUE_MASK_9 0x0000194c |
3662 | #define BNX2_RPM_RC_VALUE_MASK_9_VALUE (0xffffL<<0) | ||
3663 | #define BNX2_RPM_RC_VALUE_MASK_9_MASK (0xffffL<<16) | ||
3664 | |||
3216 | #define BNX2_RPM_RC_CNTL_10 0x00001950 | 3665 | #define BNX2_RPM_RC_CNTL_10 0x00001950 |
3217 | #define BNX2_RPM_RC_CNTL_10_A (0x3ffffL<<0) | 3666 | #define BNX2_RPM_RC_CNTL_10_A (0x3ffffL<<0) |
3218 | #define BNX2_RPM_RC_CNTL_10_B (0xfffL<<19) | 3667 | #define BNX2_RPM_RC_CNTL_10_B (0xfffL<<19) |
3668 | #define BNX2_RPM_RC_CNTL_10_OFFSET_XI (0xffL<<0) | ||
3669 | #define BNX2_RPM_RC_CNTL_10_CLASS_XI (0x7L<<8) | ||
3670 | #define BNX2_RPM_RC_CNTL_10_PRIORITY_XI (1L<<11) | ||
3671 | #define BNX2_RPM_RC_CNTL_10_P4_XI (1L<<12) | ||
3672 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_XI (0x7L<<13) | ||
3673 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_START_XI (0L<<13) | ||
3674 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_IP_XI (1L<<13) | ||
3675 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_XI (2L<<13) | ||
3676 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_UDP_XI (3L<<13) | ||
3677 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_DATA_XI (4L<<13) | ||
3678 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3679 | #define BNX2_RPM_RC_CNTL_10_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3680 | #define BNX2_RPM_RC_CNTL_10_COMP_XI (0x3L<<16) | ||
3681 | #define BNX2_RPM_RC_CNTL_10_COMP_EQUAL_XI (0L<<16) | ||
3682 | #define BNX2_RPM_RC_CNTL_10_COMP_NEQUAL_XI (1L<<16) | ||
3683 | #define BNX2_RPM_RC_CNTL_10_COMP_GREATER_XI (2L<<16) | ||
3684 | #define BNX2_RPM_RC_CNTL_10_COMP_LESS_XI (3L<<16) | ||
3685 | #define BNX2_RPM_RC_CNTL_10_MAP_XI (1L<<18) | ||
3686 | #define BNX2_RPM_RC_CNTL_10_SBIT_XI (1L<<19) | ||
3687 | #define BNX2_RPM_RC_CNTL_10_CMDSEL_XI (0x1fL<<20) | ||
3688 | #define BNX2_RPM_RC_CNTL_10_DISCARD_XI (1L<<25) | ||
3689 | #define BNX2_RPM_RC_CNTL_10_MASK_XI (1L<<26) | ||
3690 | #define BNX2_RPM_RC_CNTL_10_P1_XI (1L<<27) | ||
3691 | #define BNX2_RPM_RC_CNTL_10_P2_XI (1L<<28) | ||
3692 | #define BNX2_RPM_RC_CNTL_10_P3_XI (1L<<29) | ||
3693 | #define BNX2_RPM_RC_CNTL_10_NBIT_XI (1L<<30) | ||
3219 | 3694 | ||
3220 | #define BNX2_RPM_RC_VALUE_MASK_10 0x00001954 | 3695 | #define BNX2_RPM_RC_VALUE_MASK_10 0x00001954 |
3696 | #define BNX2_RPM_RC_VALUE_MASK_10_VALUE (0xffffL<<0) | ||
3697 | #define BNX2_RPM_RC_VALUE_MASK_10_MASK (0xffffL<<16) | ||
3698 | |||
3221 | #define BNX2_RPM_RC_CNTL_11 0x00001958 | 3699 | #define BNX2_RPM_RC_CNTL_11 0x00001958 |
3222 | #define BNX2_RPM_RC_CNTL_11_A (0x3ffffL<<0) | 3700 | #define BNX2_RPM_RC_CNTL_11_A (0x3ffffL<<0) |
3223 | #define BNX2_RPM_RC_CNTL_11_B (0xfffL<<19) | 3701 | #define BNX2_RPM_RC_CNTL_11_B (0xfffL<<19) |
3702 | #define BNX2_RPM_RC_CNTL_11_OFFSET_XI (0xffL<<0) | ||
3703 | #define BNX2_RPM_RC_CNTL_11_CLASS_XI (0x7L<<8) | ||
3704 | #define BNX2_RPM_RC_CNTL_11_PRIORITY_XI (1L<<11) | ||
3705 | #define BNX2_RPM_RC_CNTL_11_P4_XI (1L<<12) | ||
3706 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_XI (0x7L<<13) | ||
3707 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_START_XI (0L<<13) | ||
3708 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_IP_XI (1L<<13) | ||
3709 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_XI (2L<<13) | ||
3710 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_UDP_XI (3L<<13) | ||
3711 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_DATA_XI (4L<<13) | ||
3712 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3713 | #define BNX2_RPM_RC_CNTL_11_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3714 | #define BNX2_RPM_RC_CNTL_11_COMP_XI (0x3L<<16) | ||
3715 | #define BNX2_RPM_RC_CNTL_11_COMP_EQUAL_XI (0L<<16) | ||
3716 | #define BNX2_RPM_RC_CNTL_11_COMP_NEQUAL_XI (1L<<16) | ||
3717 | #define BNX2_RPM_RC_CNTL_11_COMP_GREATER_XI (2L<<16) | ||
3718 | #define BNX2_RPM_RC_CNTL_11_COMP_LESS_XI (3L<<16) | ||
3719 | #define BNX2_RPM_RC_CNTL_11_MAP_XI (1L<<18) | ||
3720 | #define BNX2_RPM_RC_CNTL_11_SBIT_XI (1L<<19) | ||
3721 | #define BNX2_RPM_RC_CNTL_11_CMDSEL_XI (0x1fL<<20) | ||
3722 | #define BNX2_RPM_RC_CNTL_11_DISCARD_XI (1L<<25) | ||
3723 | #define BNX2_RPM_RC_CNTL_11_MASK_XI (1L<<26) | ||
3724 | #define BNX2_RPM_RC_CNTL_11_P1_XI (1L<<27) | ||
3725 | #define BNX2_RPM_RC_CNTL_11_P2_XI (1L<<28) | ||
3726 | #define BNX2_RPM_RC_CNTL_11_P3_XI (1L<<29) | ||
3727 | #define BNX2_RPM_RC_CNTL_11_NBIT_XI (1L<<30) | ||
3224 | 3728 | ||
3225 | #define BNX2_RPM_RC_VALUE_MASK_11 0x0000195c | 3729 | #define BNX2_RPM_RC_VALUE_MASK_11 0x0000195c |
3730 | #define BNX2_RPM_RC_VALUE_MASK_11_VALUE (0xffffL<<0) | ||
3731 | #define BNX2_RPM_RC_VALUE_MASK_11_MASK (0xffffL<<16) | ||
3732 | |||
3226 | #define BNX2_RPM_RC_CNTL_12 0x00001960 | 3733 | #define BNX2_RPM_RC_CNTL_12 0x00001960 |
3227 | #define BNX2_RPM_RC_CNTL_12_A (0x3ffffL<<0) | 3734 | #define BNX2_RPM_RC_CNTL_12_A (0x3ffffL<<0) |
3228 | #define BNX2_RPM_RC_CNTL_12_B (0xfffL<<19) | 3735 | #define BNX2_RPM_RC_CNTL_12_B (0xfffL<<19) |
3736 | #define BNX2_RPM_RC_CNTL_12_OFFSET_XI (0xffL<<0) | ||
3737 | #define BNX2_RPM_RC_CNTL_12_CLASS_XI (0x7L<<8) | ||
3738 | #define BNX2_RPM_RC_CNTL_12_PRIORITY_XI (1L<<11) | ||
3739 | #define BNX2_RPM_RC_CNTL_12_P4_XI (1L<<12) | ||
3740 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_XI (0x7L<<13) | ||
3741 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_START_XI (0L<<13) | ||
3742 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_IP_XI (1L<<13) | ||
3743 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_XI (2L<<13) | ||
3744 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_UDP_XI (3L<<13) | ||
3745 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_DATA_XI (4L<<13) | ||
3746 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3747 | #define BNX2_RPM_RC_CNTL_12_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3748 | #define BNX2_RPM_RC_CNTL_12_COMP_XI (0x3L<<16) | ||
3749 | #define BNX2_RPM_RC_CNTL_12_COMP_EQUAL_XI (0L<<16) | ||
3750 | #define BNX2_RPM_RC_CNTL_12_COMP_NEQUAL_XI (1L<<16) | ||
3751 | #define BNX2_RPM_RC_CNTL_12_COMP_GREATER_XI (2L<<16) | ||
3752 | #define BNX2_RPM_RC_CNTL_12_COMP_LESS_XI (3L<<16) | ||
3753 | #define BNX2_RPM_RC_CNTL_12_MAP_XI (1L<<18) | ||
3754 | #define BNX2_RPM_RC_CNTL_12_SBIT_XI (1L<<19) | ||
3755 | #define BNX2_RPM_RC_CNTL_12_CMDSEL_XI (0x1fL<<20) | ||
3756 | #define BNX2_RPM_RC_CNTL_12_DISCARD_XI (1L<<25) | ||
3757 | #define BNX2_RPM_RC_CNTL_12_MASK_XI (1L<<26) | ||
3758 | #define BNX2_RPM_RC_CNTL_12_P1_XI (1L<<27) | ||
3759 | #define BNX2_RPM_RC_CNTL_12_P2_XI (1L<<28) | ||
3760 | #define BNX2_RPM_RC_CNTL_12_P3_XI (1L<<29) | ||
3761 | #define BNX2_RPM_RC_CNTL_12_NBIT_XI (1L<<30) | ||
3229 | 3762 | ||
3230 | #define BNX2_RPM_RC_VALUE_MASK_12 0x00001964 | 3763 | #define BNX2_RPM_RC_VALUE_MASK_12 0x00001964 |
3764 | #define BNX2_RPM_RC_VALUE_MASK_12_VALUE (0xffffL<<0) | ||
3765 | #define BNX2_RPM_RC_VALUE_MASK_12_MASK (0xffffL<<16) | ||
3766 | |||
3231 | #define BNX2_RPM_RC_CNTL_13 0x00001968 | 3767 | #define BNX2_RPM_RC_CNTL_13 0x00001968 |
3232 | #define BNX2_RPM_RC_CNTL_13_A (0x3ffffL<<0) | 3768 | #define BNX2_RPM_RC_CNTL_13_A (0x3ffffL<<0) |
3233 | #define BNX2_RPM_RC_CNTL_13_B (0xfffL<<19) | 3769 | #define BNX2_RPM_RC_CNTL_13_B (0xfffL<<19) |
3770 | #define BNX2_RPM_RC_CNTL_13_OFFSET_XI (0xffL<<0) | ||
3771 | #define BNX2_RPM_RC_CNTL_13_CLASS_XI (0x7L<<8) | ||
3772 | #define BNX2_RPM_RC_CNTL_13_PRIORITY_XI (1L<<11) | ||
3773 | #define BNX2_RPM_RC_CNTL_13_P4_XI (1L<<12) | ||
3774 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_XI (0x7L<<13) | ||
3775 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_START_XI (0L<<13) | ||
3776 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_IP_XI (1L<<13) | ||
3777 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_XI (2L<<13) | ||
3778 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_UDP_XI (3L<<13) | ||
3779 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_DATA_XI (4L<<13) | ||
3780 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3781 | #define BNX2_RPM_RC_CNTL_13_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3782 | #define BNX2_RPM_RC_CNTL_13_COMP_XI (0x3L<<16) | ||
3783 | #define BNX2_RPM_RC_CNTL_13_COMP_EQUAL_XI (0L<<16) | ||
3784 | #define BNX2_RPM_RC_CNTL_13_COMP_NEQUAL_XI (1L<<16) | ||
3785 | #define BNX2_RPM_RC_CNTL_13_COMP_GREATER_XI (2L<<16) | ||
3786 | #define BNX2_RPM_RC_CNTL_13_COMP_LESS_XI (3L<<16) | ||
3787 | #define BNX2_RPM_RC_CNTL_13_MAP_XI (1L<<18) | ||
3788 | #define BNX2_RPM_RC_CNTL_13_SBIT_XI (1L<<19) | ||
3789 | #define BNX2_RPM_RC_CNTL_13_CMDSEL_XI (0x1fL<<20) | ||
3790 | #define BNX2_RPM_RC_CNTL_13_DISCARD_XI (1L<<25) | ||
3791 | #define BNX2_RPM_RC_CNTL_13_MASK_XI (1L<<26) | ||
3792 | #define BNX2_RPM_RC_CNTL_13_P1_XI (1L<<27) | ||
3793 | #define BNX2_RPM_RC_CNTL_13_P2_XI (1L<<28) | ||
3794 | #define BNX2_RPM_RC_CNTL_13_P3_XI (1L<<29) | ||
3795 | #define BNX2_RPM_RC_CNTL_13_NBIT_XI (1L<<30) | ||
3234 | 3796 | ||
3235 | #define BNX2_RPM_RC_VALUE_MASK_13 0x0000196c | 3797 | #define BNX2_RPM_RC_VALUE_MASK_13 0x0000196c |
3798 | #define BNX2_RPM_RC_VALUE_MASK_13_VALUE (0xffffL<<0) | ||
3799 | #define BNX2_RPM_RC_VALUE_MASK_13_MASK (0xffffL<<16) | ||
3800 | |||
3236 | #define BNX2_RPM_RC_CNTL_14 0x00001970 | 3801 | #define BNX2_RPM_RC_CNTL_14 0x00001970 |
3237 | #define BNX2_RPM_RC_CNTL_14_A (0x3ffffL<<0) | 3802 | #define BNX2_RPM_RC_CNTL_14_A (0x3ffffL<<0) |
3238 | #define BNX2_RPM_RC_CNTL_14_B (0xfffL<<19) | 3803 | #define BNX2_RPM_RC_CNTL_14_B (0xfffL<<19) |
3804 | #define BNX2_RPM_RC_CNTL_14_OFFSET_XI (0xffL<<0) | ||
3805 | #define BNX2_RPM_RC_CNTL_14_CLASS_XI (0x7L<<8) | ||
3806 | #define BNX2_RPM_RC_CNTL_14_PRIORITY_XI (1L<<11) | ||
3807 | #define BNX2_RPM_RC_CNTL_14_P4_XI (1L<<12) | ||
3808 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_XI (0x7L<<13) | ||
3809 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_START_XI (0L<<13) | ||
3810 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_IP_XI (1L<<13) | ||
3811 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_XI (2L<<13) | ||
3812 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_UDP_XI (3L<<13) | ||
3813 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_DATA_XI (4L<<13) | ||
3814 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3815 | #define BNX2_RPM_RC_CNTL_14_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3816 | #define BNX2_RPM_RC_CNTL_14_COMP_XI (0x3L<<16) | ||
3817 | #define BNX2_RPM_RC_CNTL_14_COMP_EQUAL_XI (0L<<16) | ||
3818 | #define BNX2_RPM_RC_CNTL_14_COMP_NEQUAL_XI (1L<<16) | ||
3819 | #define BNX2_RPM_RC_CNTL_14_COMP_GREATER_XI (2L<<16) | ||
3820 | #define BNX2_RPM_RC_CNTL_14_COMP_LESS_XI (3L<<16) | ||
3821 | #define BNX2_RPM_RC_CNTL_14_MAP_XI (1L<<18) | ||
3822 | #define BNX2_RPM_RC_CNTL_14_SBIT_XI (1L<<19) | ||
3823 | #define BNX2_RPM_RC_CNTL_14_CMDSEL_XI (0x1fL<<20) | ||
3824 | #define BNX2_RPM_RC_CNTL_14_DISCARD_XI (1L<<25) | ||
3825 | #define BNX2_RPM_RC_CNTL_14_MASK_XI (1L<<26) | ||
3826 | #define BNX2_RPM_RC_CNTL_14_P1_XI (1L<<27) | ||
3827 | #define BNX2_RPM_RC_CNTL_14_P2_XI (1L<<28) | ||
3828 | #define BNX2_RPM_RC_CNTL_14_P3_XI (1L<<29) | ||
3829 | #define BNX2_RPM_RC_CNTL_14_NBIT_XI (1L<<30) | ||
3239 | 3830 | ||
3240 | #define BNX2_RPM_RC_VALUE_MASK_14 0x00001974 | 3831 | #define BNX2_RPM_RC_VALUE_MASK_14 0x00001974 |
3832 | #define BNX2_RPM_RC_VALUE_MASK_14_VALUE (0xffffL<<0) | ||
3833 | #define BNX2_RPM_RC_VALUE_MASK_14_MASK (0xffffL<<16) | ||
3834 | |||
3241 | #define BNX2_RPM_RC_CNTL_15 0x00001978 | 3835 | #define BNX2_RPM_RC_CNTL_15 0x00001978 |
3242 | #define BNX2_RPM_RC_CNTL_15_A (0x3ffffL<<0) | 3836 | #define BNX2_RPM_RC_CNTL_15_A (0x3ffffL<<0) |
3243 | #define BNX2_RPM_RC_CNTL_15_B (0xfffL<<19) | 3837 | #define BNX2_RPM_RC_CNTL_15_B (0xfffL<<19) |
3838 | #define BNX2_RPM_RC_CNTL_15_OFFSET_XI (0xffL<<0) | ||
3839 | #define BNX2_RPM_RC_CNTL_15_CLASS_XI (0x7L<<8) | ||
3840 | #define BNX2_RPM_RC_CNTL_15_PRIORITY_XI (1L<<11) | ||
3841 | #define BNX2_RPM_RC_CNTL_15_P4_XI (1L<<12) | ||
3842 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_XI (0x7L<<13) | ||
3843 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_START_XI (0L<<13) | ||
3844 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_IP_XI (1L<<13) | ||
3845 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_XI (2L<<13) | ||
3846 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_UDP_XI (3L<<13) | ||
3847 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_DATA_XI (4L<<13) | ||
3848 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_TCP_UDP_XI (5L<<13) | ||
3849 | #define BNX2_RPM_RC_CNTL_15_HDR_TYPE_ICMPV6_XI (6L<<13) | ||
3850 | #define BNX2_RPM_RC_CNTL_15_COMP_XI (0x3L<<16) | ||
3851 | #define BNX2_RPM_RC_CNTL_15_COMP_EQUAL_XI (0L<<16) | ||
3852 | #define BNX2_RPM_RC_CNTL_15_COMP_NEQUAL_XI (1L<<16) | ||
3853 | #define BNX2_RPM_RC_CNTL_15_COMP_GREATER_XI (2L<<16) | ||
3854 | #define BNX2_RPM_RC_CNTL_15_COMP_LESS_XI (3L<<16) | ||
3855 | #define BNX2_RPM_RC_CNTL_15_MAP_XI (1L<<18) | ||
3856 | #define BNX2_RPM_RC_CNTL_15_SBIT_XI (1L<<19) | ||
3857 | #define BNX2_RPM_RC_CNTL_15_CMDSEL_XI (0x1fL<<20) | ||
3858 | #define BNX2_RPM_RC_CNTL_15_DISCARD_XI (1L<<25) | ||
3859 | #define BNX2_RPM_RC_CNTL_15_MASK_XI (1L<<26) | ||
3860 | #define BNX2_RPM_RC_CNTL_15_P1_XI (1L<<27) | ||
3861 | #define BNX2_RPM_RC_CNTL_15_P2_XI (1L<<28) | ||
3862 | #define BNX2_RPM_RC_CNTL_15_P3_XI (1L<<29) | ||
3863 | #define BNX2_RPM_RC_CNTL_15_NBIT_XI (1L<<30) | ||
3244 | 3864 | ||
3245 | #define BNX2_RPM_RC_VALUE_MASK_15 0x0000197c | 3865 | #define BNX2_RPM_RC_VALUE_MASK_15 0x0000197c |
3866 | #define BNX2_RPM_RC_VALUE_MASK_15_VALUE (0xffffL<<0) | ||
3867 | #define BNX2_RPM_RC_VALUE_MASK_15_MASK (0xffffL<<16) | ||
3868 | |||
3246 | #define BNX2_RPM_RC_CONFIG 0x00001980 | 3869 | #define BNX2_RPM_RC_CONFIG 0x00001980 |
3247 | #define BNX2_RPM_RC_CONFIG_RULE_ENABLE (0xffffL<<0) | 3870 | #define BNX2_RPM_RC_CONFIG_RULE_ENABLE (0xffffL<<0) |
3871 | #define BNX2_RPM_RC_CONFIG_RULE_ENABLE_XI (0xfffffL<<0) | ||
3248 | #define BNX2_RPM_RC_CONFIG_DEF_CLASS (0x7L<<24) | 3872 | #define BNX2_RPM_RC_CONFIG_DEF_CLASS (0x7L<<24) |
3873 | #define BNX2_RPM_RC_CONFIG_KNUM_OVERWRITE (1L<<31) | ||
3249 | 3874 | ||
3250 | #define BNX2_RPM_DEBUG0 0x00001984 | 3875 | #define BNX2_RPM_DEBUG0 0x00001984 |
3251 | #define BNX2_RPM_DEBUG0_FM_BCNT (0xffffL<<0) | 3876 | #define BNX2_RPM_DEBUG0_FM_BCNT (0xffffL<<0) |
@@ -3401,6 +4026,16 @@ struct l2_fhdr { | |||
3401 | #define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED (1L<<29) | 4026 | #define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED (1L<<29) |
3402 | #define BNX2_RPM_DEBUG9_ACPI_MATCH_INT (1L<<30) | 4027 | #define BNX2_RPM_DEBUG9_ACPI_MATCH_INT (1L<<30) |
3403 | #define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN (1L<<31) | 4028 | #define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN (1L<<31) |
4029 | #define BNX2_RPM_DEBUG9_BEMEM_R_XI (0x1fL<<0) | ||
4030 | #define BNX2_RPM_DEBUG9_EO_XI (1L<<5) | ||
4031 | #define BNX2_RPM_DEBUG9_AEOF_DE_XI (1L<<6) | ||
4032 | #define BNX2_RPM_DEBUG9_SO_XI (1L<<7) | ||
4033 | #define BNX2_RPM_DEBUG9_WD64_CT_XI (0x1fL<<8) | ||
4034 | #define BNX2_RPM_DEBUG9_EOF_VLDBYTE_XI (0x7L<<13) | ||
4035 | #define BNX2_RPM_DEBUG9_ACPI_RDE_PAT_ID_XI (0xfL<<16) | ||
4036 | #define BNX2_RPM_DEBUG9_CALCRC_RESULT_XI (0x3ffL<<20) | ||
4037 | #define BNX2_RPM_DEBUG9_DATA_IN_VL_XI (1L<<30) | ||
4038 | #define BNX2_RPM_DEBUG9_CALCRC_BUFFER_VLD_XI (1L<<31) | ||
3404 | 4039 | ||
3405 | #define BNX2_RPM_ACPI_DBG_BUF_W00 0x000019c0 | 4040 | #define BNX2_RPM_ACPI_DBG_BUF_W00 0x000019c0 |
3406 | #define BNX2_RPM_ACPI_DBG_BUF_W01 0x000019c4 | 4041 | #define BNX2_RPM_ACPI_DBG_BUF_W01 0x000019c4 |
@@ -3418,6 +4053,56 @@ struct l2_fhdr { | |||
3418 | #define BNX2_RPM_ACPI_DBG_BUF_W31 0x000019f4 | 4053 | #define BNX2_RPM_ACPI_DBG_BUF_W31 0x000019f4 |
3419 | #define BNX2_RPM_ACPI_DBG_BUF_W32 0x000019f8 | 4054 | #define BNX2_RPM_ACPI_DBG_BUF_W32 0x000019f8 |
3420 | #define BNX2_RPM_ACPI_DBG_BUF_W33 0x000019fc | 4055 | #define BNX2_RPM_ACPI_DBG_BUF_W33 0x000019fc |
4056 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL 0x00001a00 | ||
4057 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_BYTE_ADDRESS (0xffffL<<0) | ||
4058 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_DEBUGRD (1L<<28) | ||
4059 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_MODE (1L<<29) | ||
4060 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_INIT (1L<<30) | ||
4061 | #define BNX2_RPM_ACPI_BYTE_ENABLE_CTRL_WR (1L<<31) | ||
4062 | |||
4063 | #define BNX2_RPM_ACPI_PATTERN_CTRL 0x00001a04 | ||
4064 | #define BNX2_RPM_ACPI_PATTERN_CTRL_PATTERN_ID (0xfL<<0) | ||
4065 | #define BNX2_RPM_ACPI_PATTERN_CTRL_CRC_SM_CLR (1L<<30) | ||
4066 | #define BNX2_RPM_ACPI_PATTERN_CTRL_WR (1L<<31) | ||
4067 | |||
4068 | #define BNX2_RPM_ACPI_DATA 0x00001a08 | ||
4069 | #define BNX2_RPM_ACPI_DATA_PATTERN_BE (0xffffffffL<<0) | ||
4070 | |||
4071 | #define BNX2_RPM_ACPI_PATTERN_LEN0 0x00001a0c | ||
4072 | #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN3 (0xffL<<0) | ||
4073 | #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN2 (0xffL<<8) | ||
4074 | #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN1 (0xffL<<16) | ||
4075 | #define BNX2_RPM_ACPI_PATTERN_LEN0_PATTERN_LEN0 (0xffL<<24) | ||
4076 | |||
4077 | #define BNX2_RPM_ACPI_PATTERN_LEN1 0x00001a10 | ||
4078 | #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN7 (0xffL<<0) | ||
4079 | #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN6 (0xffL<<8) | ||
4080 | #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN5 (0xffL<<16) | ||
4081 | #define BNX2_RPM_ACPI_PATTERN_LEN1_PATTERN_LEN4 (0xffL<<24) | ||
4082 | |||
4083 | #define BNX2_RPM_ACPI_PATTERN_CRC0 0x00001a18 | ||
4084 | #define BNX2_RPM_ACPI_PATTERN_CRC0_PATTERN_CRC0 (0xffffffffL<<0) | ||
4085 | |||
4086 | #define BNX2_RPM_ACPI_PATTERN_CRC1 0x00001a1c | ||
4087 | #define BNX2_RPM_ACPI_PATTERN_CRC1_PATTERN_CRC1 (0xffffffffL<<0) | ||
4088 | |||
4089 | #define BNX2_RPM_ACPI_PATTERN_CRC2 0x00001a20 | ||
4090 | #define BNX2_RPM_ACPI_PATTERN_CRC2_PATTERN_CRC2 (0xffffffffL<<0) | ||
4091 | |||
4092 | #define BNX2_RPM_ACPI_PATTERN_CRC3 0x00001a24 | ||
4093 | #define BNX2_RPM_ACPI_PATTERN_CRC3_PATTERN_CRC3 (0xffffffffL<<0) | ||
4094 | |||
4095 | #define BNX2_RPM_ACPI_PATTERN_CRC4 0x00001a28 | ||
4096 | #define BNX2_RPM_ACPI_PATTERN_CRC4_PATTERN_CRC4 (0xffffffffL<<0) | ||
4097 | |||
4098 | #define BNX2_RPM_ACPI_PATTERN_CRC5 0x00001a2c | ||
4099 | #define BNX2_RPM_ACPI_PATTERN_CRC5_PATTERN_CRC5 (0xffffffffL<<0) | ||
4100 | |||
4101 | #define BNX2_RPM_ACPI_PATTERN_CRC6 0x00001a30 | ||
4102 | #define BNX2_RPM_ACPI_PATTERN_CRC6_PATTERN_CRC6 (0xffffffffL<<0) | ||
4103 | |||
4104 | #define BNX2_RPM_ACPI_PATTERN_CRC7 0x00001a34 | ||
4105 | #define BNX2_RPM_ACPI_PATTERN_CRC7_PATTERN_CRC7 (0xffffffffL<<0) | ||
3421 | 4106 | ||
3422 | 4107 | ||
3423 | /* | 4108 | /* |
@@ -3428,15 +4113,20 @@ struct l2_fhdr { | |||
3428 | #define BNX2_RBUF_COMMAND_ENABLED (1L<<0) | 4113 | #define BNX2_RBUF_COMMAND_ENABLED (1L<<0) |
3429 | #define BNX2_RBUF_COMMAND_FREE_INIT (1L<<1) | 4114 | #define BNX2_RBUF_COMMAND_FREE_INIT (1L<<1) |
3430 | #define BNX2_RBUF_COMMAND_RAM_INIT (1L<<2) | 4115 | #define BNX2_RBUF_COMMAND_RAM_INIT (1L<<2) |
4116 | #define BNX2_RBUF_COMMAND_PKT_OFFSET_OVFL (1L<<3) | ||
3431 | #define BNX2_RBUF_COMMAND_OVER_FREE (1L<<4) | 4117 | #define BNX2_RBUF_COMMAND_OVER_FREE (1L<<4) |
3432 | #define BNX2_RBUF_COMMAND_ALLOC_REQ (1L<<5) | 4118 | #define BNX2_RBUF_COMMAND_ALLOC_REQ (1L<<5) |
4119 | #define BNX2_RBUF_COMMAND_EN_PRI_CHNGE_TE (1L<<6) | ||
4120 | #define BNX2_RBUF_COMMAND_CU_ISOLATE_XI (1L<<5) | ||
4121 | #define BNX2_RBUF_COMMAND_EN_PRI_CHANGE_XI (1L<<6) | ||
4122 | #define BNX2_RBUF_COMMAND_GRC_ENDIAN_CONV_DIS_XI (1L<<7) | ||
3433 | 4123 | ||
3434 | #define BNX2_RBUF_STATUS1 0x00200004 | 4124 | #define BNX2_RBUF_STATUS1 0x00200004 |
3435 | #define BNX2_RBUF_STATUS1_FREE_COUNT (0x3ffL<<0) | 4125 | #define BNX2_RBUF_STATUS1_FREE_COUNT (0x3ffL<<0) |
3436 | 4126 | ||
3437 | #define BNX2_RBUF_STATUS2 0x00200008 | 4127 | #define BNX2_RBUF_STATUS2 0x00200008 |
3438 | #define BNX2_RBUF_STATUS2_FREE_TAIL (0x3ffL<<0) | 4128 | #define BNX2_RBUF_STATUS2_FREE_TAIL (0x1ffL<<0) |
3439 | #define BNX2_RBUF_STATUS2_FREE_HEAD (0x3ffL<<16) | 4129 | #define BNX2_RBUF_STATUS2_FREE_HEAD (0x1ffL<<16) |
3440 | 4130 | ||
3441 | #define BNX2_RBUF_CONFIG 0x0020000c | 4131 | #define BNX2_RBUF_CONFIG 0x0020000c |
3442 | #define BNX2_RBUF_CONFIG_XOFF_TRIP (0x3ffL<<0) | 4132 | #define BNX2_RBUF_CONFIG_XOFF_TRIP (0x3ffL<<0) |
@@ -3444,16 +4134,21 @@ struct l2_fhdr { | |||
3444 | 4134 | ||
3445 | #define BNX2_RBUF_FW_BUF_ALLOC 0x00200010 | 4135 | #define BNX2_RBUF_FW_BUF_ALLOC 0x00200010 |
3446 | #define BNX2_RBUF_FW_BUF_ALLOC_VALUE (0x1ffL<<7) | 4136 | #define BNX2_RBUF_FW_BUF_ALLOC_VALUE (0x1ffL<<7) |
4137 | #define BNX2_RBUF_FW_BUF_ALLOC_TYPE (1L<<16) | ||
4138 | #define BNX2_RBUF_FW_BUF_ALLOC_ALLOC_REQ (1L<<31) | ||
3447 | 4139 | ||
3448 | #define BNX2_RBUF_FW_BUF_FREE 0x00200014 | 4140 | #define BNX2_RBUF_FW_BUF_FREE 0x00200014 |
3449 | #define BNX2_RBUF_FW_BUF_FREE_COUNT (0x7fL<<0) | 4141 | #define BNX2_RBUF_FW_BUF_FREE_COUNT (0x7fL<<0) |
3450 | #define BNX2_RBUF_FW_BUF_FREE_TAIL (0x1ffL<<7) | 4142 | #define BNX2_RBUF_FW_BUF_FREE_TAIL (0x1ffL<<7) |
3451 | #define BNX2_RBUF_FW_BUF_FREE_HEAD (0x1ffL<<16) | 4143 | #define BNX2_RBUF_FW_BUF_FREE_HEAD (0x1ffL<<16) |
4144 | #define BNX2_RBUF_FW_BUF_FREE_TYPE (1L<<25) | ||
4145 | #define BNX2_RBUF_FW_BUF_FREE_FREE_REQ (1L<<31) | ||
3452 | 4146 | ||
3453 | #define BNX2_RBUF_FW_BUF_SEL 0x00200018 | 4147 | #define BNX2_RBUF_FW_BUF_SEL 0x00200018 |
3454 | #define BNX2_RBUF_FW_BUF_SEL_COUNT (0x7fL<<0) | 4148 | #define BNX2_RBUF_FW_BUF_SEL_COUNT (0x7fL<<0) |
3455 | #define BNX2_RBUF_FW_BUF_SEL_TAIL (0x1ffL<<7) | 4149 | #define BNX2_RBUF_FW_BUF_SEL_TAIL (0x1ffL<<7) |
3456 | #define BNX2_RBUF_FW_BUF_SEL_HEAD (0x1ffL<<16) | 4150 | #define BNX2_RBUF_FW_BUF_SEL_HEAD (0x1ffL<<16) |
4151 | #define BNX2_RBUF_FW_BUF_SEL_SEL_REQ (1L<<31) | ||
3457 | 4152 | ||
3458 | #define BNX2_RBUF_CONFIG2 0x0020001c | 4153 | #define BNX2_RBUF_CONFIG2 0x0020001c |
3459 | #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP (0x3ffL<<0) | 4154 | #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP (0x3ffL<<0) |
@@ -3541,6 +4236,8 @@ struct l2_fhdr { | |||
3541 | #define BNX2_RV2P_INSTR_HIGH_HIGH (0x1fL<<0) | 4236 | #define BNX2_RV2P_INSTR_HIGH_HIGH (0x1fL<<0) |
3542 | 4237 | ||
3543 | #define BNX2_RV2P_INSTR_LOW 0x00002834 | 4238 | #define BNX2_RV2P_INSTR_LOW 0x00002834 |
4239 | #define BNX2_RV2P_INSTR_LOW_LOW (0xffffffffL<<0) | ||
4240 | |||
3544 | #define BNX2_RV2P_PROC1_ADDR_CMD 0x00002838 | 4241 | #define BNX2_RV2P_PROC1_ADDR_CMD 0x00002838 |
3545 | #define BNX2_RV2P_PROC1_ADDR_CMD_ADD (0x3ffL<<0) | 4242 | #define BNX2_RV2P_PROC1_ADDR_CMD_ADD (0x3ffL<<0) |
3546 | #define BNX2_RV2P_PROC1_ADDR_CMD_RDWR (1L<<31) | 4243 | #define BNX2_RV2P_PROC1_ADDR_CMD_RDWR (1L<<31) |
@@ -3560,7 +4257,29 @@ struct l2_fhdr { | |||
3560 | #define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) | 4257 | #define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) |
3561 | #define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) | 4258 | #define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) |
3562 | 4259 | ||
3563 | #define BNX2_RV2P_PFTQ_DATA 0x00002b40 | 4260 | #define BNX2_RV2P_MPFE_PFE_CTL 0x00002afc |
4261 | #define BNX2_RV2P_MPFE_PFE_CTL_INC_USAGE_CNT (1L<<0) | ||
4262 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE (0xfL<<4) | ||
4263 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_0 (0L<<4) | ||
4264 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_1 (1L<<4) | ||
4265 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_2 (2L<<4) | ||
4266 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_3 (3L<<4) | ||
4267 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_4 (4L<<4) | ||
4268 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_5 (5L<<4) | ||
4269 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_6 (6L<<4) | ||
4270 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_7 (7L<<4) | ||
4271 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_8 (8L<<4) | ||
4272 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_9 (9L<<4) | ||
4273 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_10 (10L<<4) | ||
4274 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_11 (11L<<4) | ||
4275 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_12 (12L<<4) | ||
4276 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_13 (13L<<4) | ||
4277 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_14 (14L<<4) | ||
4278 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_SIZE_15 (15L<<4) | ||
4279 | #define BNX2_RV2P_MPFE_PFE_CTL_PFE_COUNT (0xfL<<12) | ||
4280 | #define BNX2_RV2P_MPFE_PFE_CTL_OFFSET (0x1ffL<<16) | ||
4281 | |||
4282 | #define BNX2_RV2P_RV2PPQ 0x00002b40 | ||
3564 | #define BNX2_RV2P_PFTQ_CMD 0x00002b78 | 4283 | #define BNX2_RV2P_PFTQ_CMD 0x00002b78 |
3565 | #define BNX2_RV2P_PFTQ_CMD_OFFSET (0x3ffL<<0) | 4284 | #define BNX2_RV2P_PFTQ_CMD_OFFSET (0x3ffL<<0) |
3566 | #define BNX2_RV2P_PFTQ_CMD_WR_TOP (1L<<10) | 4285 | #define BNX2_RV2P_PFTQ_CMD_WR_TOP (1L<<10) |
@@ -3581,7 +4300,7 @@ struct l2_fhdr { | |||
3581 | #define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH (0x3ffL<<12) | 4300 | #define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH (0x3ffL<<12) |
3582 | #define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH (0x3ffL<<22) | 4301 | #define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH (0x3ffL<<22) |
3583 | 4302 | ||
3584 | #define BNX2_RV2P_TFTQ_DATA 0x00002b80 | 4303 | #define BNX2_RV2P_RV2PTQ 0x00002b80 |
3585 | #define BNX2_RV2P_TFTQ_CMD 0x00002bb8 | 4304 | #define BNX2_RV2P_TFTQ_CMD 0x00002bb8 |
3586 | #define BNX2_RV2P_TFTQ_CMD_OFFSET (0x3ffL<<0) | 4305 | #define BNX2_RV2P_TFTQ_CMD_OFFSET (0x3ffL<<0) |
3587 | #define BNX2_RV2P_TFTQ_CMD_WR_TOP (1L<<10) | 4306 | #define BNX2_RV2P_TFTQ_CMD_WR_TOP (1L<<10) |
@@ -3602,7 +4321,7 @@ struct l2_fhdr { | |||
3602 | #define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH (0x3ffL<<12) | 4321 | #define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH (0x3ffL<<12) |
3603 | #define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH (0x3ffL<<22) | 4322 | #define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH (0x3ffL<<22) |
3604 | 4323 | ||
3605 | #define BNX2_RV2P_MFTQ_DATA 0x00002bc0 | 4324 | #define BNX2_RV2P_RV2PMQ 0x00002bc0 |
3606 | #define BNX2_RV2P_MFTQ_CMD 0x00002bf8 | 4325 | #define BNX2_RV2P_MFTQ_CMD 0x00002bf8 |
3607 | #define BNX2_RV2P_MFTQ_CMD_OFFSET (0x3ffL<<0) | 4326 | #define BNX2_RV2P_MFTQ_CMD_OFFSET (0x3ffL<<0) |
3608 | #define BNX2_RV2P_MFTQ_CMD_WR_TOP (1L<<10) | 4327 | #define BNX2_RV2P_MFTQ_CMD_WR_TOP (1L<<10) |
@@ -3631,18 +4350,26 @@ struct l2_fhdr { | |||
3631 | */ | 4350 | */ |
3632 | #define BNX2_MQ_COMMAND 0x00003c00 | 4351 | #define BNX2_MQ_COMMAND 0x00003c00 |
3633 | #define BNX2_MQ_COMMAND_ENABLED (1L<<0) | 4352 | #define BNX2_MQ_COMMAND_ENABLED (1L<<0) |
4353 | #define BNX2_MQ_COMMAND_INIT (1L<<1) | ||
3634 | #define BNX2_MQ_COMMAND_OVERFLOW (1L<<4) | 4354 | #define BNX2_MQ_COMMAND_OVERFLOW (1L<<4) |
3635 | #define BNX2_MQ_COMMAND_WR_ERROR (1L<<5) | 4355 | #define BNX2_MQ_COMMAND_WR_ERROR (1L<<5) |
3636 | #define BNX2_MQ_COMMAND_RD_ERROR (1L<<6) | 4356 | #define BNX2_MQ_COMMAND_RD_ERROR (1L<<6) |
4357 | #define BNX2_MQ_COMMAND_IDB_CFG_ERROR (1L<<7) | ||
4358 | #define BNX2_MQ_COMMAND_IDB_OVERFLOW (1L<<10) | ||
4359 | #define BNX2_MQ_COMMAND_NO_BIN_ERROR (1L<<11) | ||
4360 | #define BNX2_MQ_COMMAND_NO_MAP_ERROR (1L<<12) | ||
3637 | 4361 | ||
3638 | #define BNX2_MQ_STATUS 0x00003c04 | 4362 | #define BNX2_MQ_STATUS 0x00003c04 |
3639 | #define BNX2_MQ_STATUS_CTX_ACCESS_STAT (1L<<16) | 4363 | #define BNX2_MQ_STATUS_CTX_ACCESS_STAT (1L<<16) |
3640 | #define BNX2_MQ_STATUS_CTX_ACCESS64_STAT (1L<<17) | 4364 | #define BNX2_MQ_STATUS_CTX_ACCESS64_STAT (1L<<17) |
3641 | #define BNX2_MQ_STATUS_PCI_STALL_STAT (1L<<18) | 4365 | #define BNX2_MQ_STATUS_PCI_STALL_STAT (1L<<18) |
4366 | #define BNX2_MQ_STATUS_IDB_OFLOW_STAT (1L<<19) | ||
3642 | 4367 | ||
3643 | #define BNX2_MQ_CONFIG 0x00003c08 | 4368 | #define BNX2_MQ_CONFIG 0x00003c08 |
3644 | #define BNX2_MQ_CONFIG_TX_HIGH_PRI (1L<<0) | 4369 | #define BNX2_MQ_CONFIG_TX_HIGH_PRI (1L<<0) |
3645 | #define BNX2_MQ_CONFIG_HALT_DIS (1L<<1) | 4370 | #define BNX2_MQ_CONFIG_HALT_DIS (1L<<1) |
4371 | #define BNX2_MQ_CONFIG_BIN_MQ_MODE (1L<<2) | ||
4372 | #define BNX2_MQ_CONFIG_DIS_IDB_DROP (1L<<3) | ||
3646 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE (0x7L<<4) | 4373 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE (0x7L<<4) |
3647 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256 (0L<<4) | 4374 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256 (0L<<4) |
3648 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512 (1L<<4) | 4375 | #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512 (1L<<4) |
@@ -3698,6 +4425,7 @@ struct l2_fhdr { | |||
3698 | 4425 | ||
3699 | #define BNX2_MQ_MEM_WR_DATA2 0x00003c80 | 4426 | #define BNX2_MQ_MEM_WR_DATA2 0x00003c80 |
3700 | #define BNX2_MQ_MEM_WR_DATA2_VALUE (0x3fffffffL<<0) | 4427 | #define BNX2_MQ_MEM_WR_DATA2_VALUE (0x3fffffffL<<0) |
4428 | #define BNX2_MQ_MEM_WR_DATA2_VALUE_XI (0x7fffffffL<<0) | ||
3701 | 4429 | ||
3702 | #define BNX2_MQ_MEM_RD_ADDR 0x00003c84 | 4430 | #define BNX2_MQ_MEM_RD_ADDR 0x00003c84 |
3703 | #define BNX2_MQ_MEM_RD_ADDR_VALUE (0x3fL<<0) | 4431 | #define BNX2_MQ_MEM_RD_ADDR_VALUE (0x3fL<<0) |
@@ -3710,6 +4438,16 @@ struct l2_fhdr { | |||
3710 | 4438 | ||
3711 | #define BNX2_MQ_MEM_RD_DATA2 0x00003c90 | 4439 | #define BNX2_MQ_MEM_RD_DATA2 0x00003c90 |
3712 | #define BNX2_MQ_MEM_RD_DATA2_VALUE (0x3fffffffL<<0) | 4440 | #define BNX2_MQ_MEM_RD_DATA2_VALUE (0x3fffffffL<<0) |
4441 | #define BNX2_MQ_MEM_RD_DATA2_VALUE_XI (0x7fffffffL<<0) | ||
4442 | |||
4443 | |||
4444 | /* | ||
4445 | * tsch_reg definition | ||
4446 | * offset: 0x4c00 | ||
4447 | */ | ||
4448 | #define BNX2_TSCH_TSS_CFG 0x00004c1c | ||
4449 | #define BNX2_TSCH_TSS_CFG_TSS_START_CID (0x7ffL<<8) | ||
4450 | #define BNX2_TSCH_TSS_CFG_NUM_OF_TSS_CON (0xfL<<24) | ||
3713 | 4451 | ||
3714 | 4452 | ||
3715 | 4453 | ||
@@ -3759,7 +4497,11 @@ struct l2_fhdr { | |||
3759 | #define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) | 4497 | #define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) |
3760 | #define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) | 4498 | #define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) |
3761 | 4499 | ||
3762 | #define BNX2_TBDR_FTQ_DATA 0x000053c0 | 4500 | #define BNX2_TBDR_CKSUM_ERROR_STATUS 0x00005010 |
4501 | #define BNX2_TBDR_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0) | ||
4502 | #define BNX2_TBDR_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16) | ||
4503 | |||
4504 | #define BNX2_TBDR_TBDRQ 0x000053c0 | ||
3763 | #define BNX2_TBDR_FTQ_CMD 0x000053f8 | 4505 | #define BNX2_TBDR_FTQ_CMD 0x000053f8 |
3764 | #define BNX2_TBDR_FTQ_CMD_OFFSET (0x3ffL<<0) | 4506 | #define BNX2_TBDR_FTQ_CMD_OFFSET (0x3ffL<<0) |
3765 | #define BNX2_TBDR_FTQ_CMD_WR_TOP (1L<<10) | 4507 | #define BNX2_TBDR_FTQ_CMD_WR_TOP (1L<<10) |
@@ -3789,7 +4531,15 @@ struct l2_fhdr { | |||
3789 | #define BNX2_TDMA_COMMAND 0x00005c00 | 4531 | #define BNX2_TDMA_COMMAND 0x00005c00 |
3790 | #define BNX2_TDMA_COMMAND_ENABLED (1L<<0) | 4532 | #define BNX2_TDMA_COMMAND_ENABLED (1L<<0) |
3791 | #define BNX2_TDMA_COMMAND_MASTER_ABORT (1L<<4) | 4533 | #define BNX2_TDMA_COMMAND_MASTER_ABORT (1L<<4) |
4534 | #define BNX2_TDMA_COMMAND_CS16_ERR (1L<<5) | ||
3792 | #define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT (1L<<7) | 4535 | #define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT (1L<<7) |
4536 | #define BNX2_TDMA_COMMAND_MASK_CS1 (1L<<20) | ||
4537 | #define BNX2_TDMA_COMMAND_MASK_CS2 (1L<<21) | ||
4538 | #define BNX2_TDMA_COMMAND_MASK_CS3 (1L<<22) | ||
4539 | #define BNX2_TDMA_COMMAND_MASK_CS4 (1L<<23) | ||
4540 | #define BNX2_TDMA_COMMAND_FORCE_ILOCK_CKERR (1L<<24) | ||
4541 | #define BNX2_TDMA_COMMAND_OFIFO_CLR (1L<<30) | ||
4542 | #define BNX2_TDMA_COMMAND_IFIFO_CLR (1L<<31) | ||
3793 | 4543 | ||
3794 | #define BNX2_TDMA_STATUS 0x00005c04 | 4544 | #define BNX2_TDMA_STATUS 0x00005c04 |
3795 | #define BNX2_TDMA_STATUS_DMA_WAIT (1L<<0) | 4545 | #define BNX2_TDMA_STATUS_DMA_WAIT (1L<<0) |
@@ -3798,10 +4548,18 @@ struct l2_fhdr { | |||
3798 | #define BNX2_TDMA_STATUS_LOCK_WAIT (1L<<3) | 4548 | #define BNX2_TDMA_STATUS_LOCK_WAIT (1L<<3) |
3799 | #define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT (1L<<16) | 4549 | #define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT (1L<<16) |
3800 | #define BNX2_TDMA_STATUS_BURST_CNT (1L<<17) | 4550 | #define BNX2_TDMA_STATUS_BURST_CNT (1L<<17) |
4551 | #define BNX2_TDMA_STATUS_MAX_IFIFO_DEPTH (0x3fL<<20) | ||
4552 | #define BNX2_TDMA_STATUS_OFIFO_OVERFLOW (1L<<30) | ||
4553 | #define BNX2_TDMA_STATUS_IFIFO_OVERFLOW (1L<<31) | ||
3801 | 4554 | ||
3802 | #define BNX2_TDMA_CONFIG 0x00005c08 | 4555 | #define BNX2_TDMA_CONFIG 0x00005c08 |
3803 | #define BNX2_TDMA_CONFIG_ONE_DMA (1L<<0) | 4556 | #define BNX2_TDMA_CONFIG_ONE_DMA (1L<<0) |
3804 | #define BNX2_TDMA_CONFIG_ONE_RECORD (1L<<1) | 4557 | #define BNX2_TDMA_CONFIG_ONE_RECORD (1L<<1) |
4558 | #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN (0x3L<<2) | ||
4559 | #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_0 (0L<<2) | ||
4560 | #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_1 (1L<<2) | ||
4561 | #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_2 (2L<<2) | ||
4562 | #define BNX2_TDMA_CONFIG_NUM_DMA_CHAN_3 (3L<<2) | ||
3805 | #define BNX2_TDMA_CONFIG_LIMIT_SZ (0xfL<<4) | 4563 | #define BNX2_TDMA_CONFIG_LIMIT_SZ (0xfL<<4) |
3806 | #define BNX2_TDMA_CONFIG_LIMIT_SZ_64 (0L<<4) | 4564 | #define BNX2_TDMA_CONFIG_LIMIT_SZ_64 (0L<<4) |
3807 | #define BNX2_TDMA_CONFIG_LIMIT_SZ_128 (0x4L<<4) | 4565 | #define BNX2_TDMA_CONFIG_LIMIT_SZ_128 (0x4L<<4) |
@@ -3814,7 +4572,35 @@ struct l2_fhdr { | |||
3814 | #define BNX2_TDMA_CONFIG_LINE_SZ_512 (8L<<8) | 4572 | #define BNX2_TDMA_CONFIG_LINE_SZ_512 (8L<<8) |
3815 | #define BNX2_TDMA_CONFIG_ALIGN_ENA (1L<<15) | 4573 | #define BNX2_TDMA_CONFIG_ALIGN_ENA (1L<<15) |
3816 | #define BNX2_TDMA_CONFIG_CHK_L2_BD (1L<<16) | 4574 | #define BNX2_TDMA_CONFIG_CHK_L2_BD (1L<<16) |
4575 | #define BNX2_TDMA_CONFIG_CMPL_ENTRY (1L<<17) | ||
4576 | #define BNX2_TDMA_CONFIG_OFIFO_CMP (1L<<19) | ||
4577 | #define BNX2_TDMA_CONFIG_OFIFO_CMP_3 (0L<<19) | ||
4578 | #define BNX2_TDMA_CONFIG_OFIFO_CMP_2 (1L<<19) | ||
3817 | #define BNX2_TDMA_CONFIG_FIFO_CMP (0xfL<<20) | 4579 | #define BNX2_TDMA_CONFIG_FIFO_CMP (0xfL<<20) |
4580 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_XI (0x7L<<20) | ||
4581 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_0_XI (0L<<20) | ||
4582 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_4_XI (1L<<20) | ||
4583 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_8_XI (2L<<20) | ||
4584 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_16_XI (3L<<20) | ||
4585 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_32_XI (4L<<20) | ||
4586 | #define BNX2_TDMA_CONFIG_IFIFO_DEPTH_64_XI (5L<<20) | ||
4587 | #define BNX2_TDMA_CONFIG_FIFO_CMP_EN_XI (1L<<23) | ||
4588 | #define BNX2_TDMA_CONFIG_BYTES_OST_XI (0x7L<<24) | ||
4589 | #define BNX2_TDMA_CONFIG_BYTES_OST_512_XI (0L<<24) | ||
4590 | #define BNX2_TDMA_CONFIG_BYTES_OST_1024_XI (1L<<24) | ||
4591 | #define BNX2_TDMA_CONFIG_BYTES_OST_2048_XI (2L<<24) | ||
4592 | #define BNX2_TDMA_CONFIG_BYTES_OST_4096_XI (3L<<24) | ||
4593 | #define BNX2_TDMA_CONFIG_BYTES_OST_8192_XI (4L<<24) | ||
4594 | #define BNX2_TDMA_CONFIG_BYTES_OST_16384_XI (5L<<24) | ||
4595 | #define BNX2_TDMA_CONFIG_HC_BYPASS_XI (1L<<27) | ||
4596 | #define BNX2_TDMA_CONFIG_LCL_MRRS_XI (0x7L<<28) | ||
4597 | #define BNX2_TDMA_CONFIG_LCL_MRRS_128_XI (0L<<28) | ||
4598 | #define BNX2_TDMA_CONFIG_LCL_MRRS_256_XI (1L<<28) | ||
4599 | #define BNX2_TDMA_CONFIG_LCL_MRRS_512_XI (2L<<28) | ||
4600 | #define BNX2_TDMA_CONFIG_LCL_MRRS_1024_XI (3L<<28) | ||
4601 | #define BNX2_TDMA_CONFIG_LCL_MRRS_2048_XI (4L<<28) | ||
4602 | #define BNX2_TDMA_CONFIG_LCL_MRRS_4096_XI (5L<<28) | ||
4603 | #define BNX2_TDMA_CONFIG_LCL_MRRS_EN_XI (1L<<31) | ||
3818 | 4604 | ||
3819 | #define BNX2_TDMA_PAYLOAD_PROD 0x00005c0c | 4605 | #define BNX2_TDMA_PAYLOAD_PROD 0x00005c0c |
3820 | #define BNX2_TDMA_PAYLOAD_PROD_VALUE (0x1fffL<<3) | 4606 | #define BNX2_TDMA_PAYLOAD_PROD_VALUE (0x1fffL<<3) |
@@ -3850,7 +4636,22 @@ struct l2_fhdr { | |||
3850 | #define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR (0xfL<<12) | 4636 | #define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR (0xfL<<12) |
3851 | #define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT (0x7L<<16) | 4637 | #define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT (0x7L<<16) |
3852 | 4638 | ||
3853 | #define BNX2_TDMA_FTQ_DATA 0x00005fc0 | 4639 | #define BNX2_TDMA_PUSH_FSM 0x00005c90 |
4640 | #define BNX2_TDMA_BD_IF_DEBUG 0x00005c94 | ||
4641 | #define BNX2_TDMA_DMAD_IF_DEBUG 0x00005c98 | ||
4642 | #define BNX2_TDMA_CTX_IF_DEBUG 0x00005c9c | ||
4643 | #define BNX2_TDMA_TPBUF_IF_DEBUG 0x00005ca0 | ||
4644 | #define BNX2_TDMA_DR_IF_DEBUG 0x00005ca4 | ||
4645 | #define BNX2_TDMA_TPATQ_IF_DEBUG 0x00005ca8 | ||
4646 | #define BNX2_TDMA_TDMA_ILOCK_CKSUM 0x00005cac | ||
4647 | #define BNX2_TDMA_TDMA_ILOCK_CKSUM_CALCULATED (0xffffL<<0) | ||
4648 | #define BNX2_TDMA_TDMA_ILOCK_CKSUM_EXPECTED (0xffffL<<16) | ||
4649 | |||
4650 | #define BNX2_TDMA_TDMA_PCIE_CKSUM 0x00005cb0 | ||
4651 | #define BNX2_TDMA_TDMA_PCIE_CKSUM_CALCULATED (0xffffL<<0) | ||
4652 | #define BNX2_TDMA_TDMA_PCIE_CKSUM_EXPECTED (0xffffL<<16) | ||
4653 | |||
4654 | #define BNX2_TDMA_TDMAQ 0x00005fc0 | ||
3854 | #define BNX2_TDMA_FTQ_CMD 0x00005ff8 | 4655 | #define BNX2_TDMA_FTQ_CMD 0x00005ff8 |
3855 | #define BNX2_TDMA_FTQ_CMD_OFFSET (0x3ffL<<0) | 4656 | #define BNX2_TDMA_FTQ_CMD_OFFSET (0x3ffL<<0) |
3856 | #define BNX2_TDMA_FTQ_CMD_WR_TOP (1L<<10) | 4657 | #define BNX2_TDMA_FTQ_CMD_WR_TOP (1L<<10) |
@@ -3889,6 +4690,8 @@ struct l2_fhdr { | |||
3889 | #define BNX2_HC_COMMAND_FORCE_INT_LOW (2L<<19) | 4690 | #define BNX2_HC_COMMAND_FORCE_INT_LOW (2L<<19) |
3890 | #define BNX2_HC_COMMAND_FORCE_INT_FREE (3L<<19) | 4691 | #define BNX2_HC_COMMAND_FORCE_INT_FREE (3L<<19) |
3891 | #define BNX2_HC_COMMAND_CLR_STAT_NOW (1L<<21) | 4692 | #define BNX2_HC_COMMAND_CLR_STAT_NOW (1L<<21) |
4693 | #define BNX2_HC_COMMAND_MAIN_PWR_INT (1L<<22) | ||
4694 | #define BNX2_HC_COMMAND_COAL_ON_NEXT_EVENT (1L<<27) | ||
3892 | 4695 | ||
3893 | #define BNX2_HC_STATUS 0x00006804 | 4696 | #define BNX2_HC_STATUS 0x00006804 |
3894 | #define BNX2_HC_STATUS_MASTER_ABORT (1L<<0) | 4697 | #define BNX2_HC_STATUS_MASTER_ABORT (1L<<0) |
@@ -3911,6 +4714,23 @@ struct l2_fhdr { | |||
3911 | #define BNX2_HC_CONFIG_STATISTIC_PRIORITY (1L<<5) | 4714 | #define BNX2_HC_CONFIG_STATISTIC_PRIORITY (1L<<5) |
3912 | #define BNX2_HC_CONFIG_STATUS_PRIORITY (1L<<6) | 4715 | #define BNX2_HC_CONFIG_STATUS_PRIORITY (1L<<6) |
3913 | #define BNX2_HC_CONFIG_STAT_MEM_ADDR (0xffL<<8) | 4716 | #define BNX2_HC_CONFIG_STAT_MEM_ADDR (0xffL<<8) |
4717 | #define BNX2_HC_CONFIG_PER_MODE (1L<<16) | ||
4718 | #define BNX2_HC_CONFIG_ONE_SHOT (1L<<17) | ||
4719 | #define BNX2_HC_CONFIG_USE_INT_PARAM (1L<<18) | ||
4720 | #define BNX2_HC_CONFIG_SET_MASK_AT_RD (1L<<19) | ||
4721 | #define BNX2_HC_CONFIG_PER_COLLECT_LIMIT (0xfL<<20) | ||
4722 | #define BNX2_HC_CONFIG_SB_ADDR_INC (0x7L<<24) | ||
4723 | #define BNX2_HC_CONFIG_SB_ADDR_INC_64B (0L<<24) | ||
4724 | #define BNX2_HC_CONFIG_SB_ADDR_INC_128B (1L<<24) | ||
4725 | #define BNX2_HC_CONFIG_SB_ADDR_INC_256B (2L<<24) | ||
4726 | #define BNX2_HC_CONFIG_SB_ADDR_INC_512B (3L<<24) | ||
4727 | #define BNX2_HC_CONFIG_SB_ADDR_INC_1024B (4L<<24) | ||
4728 | #define BNX2_HC_CONFIG_SB_ADDR_INC_2048B (5L<<24) | ||
4729 | #define BNX2_HC_CONFIG_SB_ADDR_INC_4096B (6L<<24) | ||
4730 | #define BNX2_HC_CONFIG_SB_ADDR_INC_8192B (7L<<24) | ||
4731 | #define BNX2_HC_CONFIG_GEN_STAT_AVG_INTR (1L<<29) | ||
4732 | #define BNX2_HC_CONFIG_UNMASK_ALL (1L<<30) | ||
4733 | #define BNX2_HC_CONFIG_TX_SEL (1L<<31) | ||
3914 | 4734 | ||
3915 | #define BNX2_HC_ATTN_BITS_ENABLE 0x0000680c | 4735 | #define BNX2_HC_ATTN_BITS_ENABLE 0x0000680c |
3916 | #define BNX2_HC_STATUS_ADDR_L 0x00006810 | 4736 | #define BNX2_HC_STATUS_ADDR_L 0x00006810 |
@@ -3947,6 +4767,7 @@ struct l2_fhdr { | |||
3947 | 4767 | ||
3948 | #define BNX2_HC_PERIODIC_TICKS 0x0000683c | 4768 | #define BNX2_HC_PERIODIC_TICKS 0x0000683c |
3949 | #define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS (0xffffL<<0) | 4769 | #define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS (0xffffL<<0) |
4770 | #define BNX2_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
3950 | 4771 | ||
3951 | #define BNX2_HC_STAT_COLLECT_TICKS 0x00006840 | 4772 | #define BNX2_HC_STAT_COLLECT_TICKS 0x00006840 |
3952 | #define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS (0xffL<<4) | 4773 | #define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS (0xffL<<4) |
@@ -3954,6 +4775,10 @@ struct l2_fhdr { | |||
3954 | #define BNX2_HC_STATS_TICKS 0x00006844 | 4775 | #define BNX2_HC_STATS_TICKS 0x00006844 |
3955 | #define BNX2_HC_STATS_TICKS_HC_STAT_TICKS (0xffffL<<8) | 4776 | #define BNX2_HC_STATS_TICKS_HC_STAT_TICKS (0xffffL<<8) |
3956 | 4777 | ||
4778 | #define BNX2_HC_STATS_INTERRUPT_STATUS 0x00006848 | ||
4779 | #define BNX2_HC_STATS_INTERRUPT_STATUS_SB_STATUS (0x1ffL<<0) | ||
4780 | #define BNX2_HC_STATS_INTERRUPT_STATUS_INT_STATUS (0x1ffL<<16) | ||
4781 | |||
3957 | #define BNX2_HC_STAT_MEM_DATA 0x0000684c | 4782 | #define BNX2_HC_STAT_MEM_DATA 0x0000684c |
3958 | #define BNX2_HC_STAT_GEN_SEL_0 0x00006850 | 4783 | #define BNX2_HC_STAT_GEN_SEL_0 0x00006850 |
3959 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0 (0x7fL<<0) | 4784 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0 (0x7fL<<0) |
@@ -4082,24 +4907,108 @@ struct l2_fhdr { | |||
4082 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1 (0x7fL<<8) | 4907 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1 (0x7fL<<8) |
4083 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2 (0x7fL<<16) | 4908 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2 (0x7fL<<16) |
4084 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3 (0x7fL<<24) | 4909 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3 (0x7fL<<24) |
4910 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI (0xffL<<0) | ||
4911 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI (52L<<0) | ||
4912 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI (57L<<0) | ||
4913 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI (58L<<0) | ||
4914 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI (85L<<0) | ||
4915 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI (86L<<0) | ||
4916 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI (87L<<0) | ||
4917 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI (88L<<0) | ||
4918 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI (89L<<0) | ||
4919 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI (90L<<0) | ||
4920 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI (91L<<0) | ||
4921 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI (92L<<0) | ||
4922 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI (93L<<0) | ||
4923 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI (94L<<0) | ||
4924 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI (123L<<0) | ||
4925 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI (124L<<0) | ||
4926 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI (125L<<0) | ||
4927 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI (126L<<0) | ||
4928 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI (128L<<0) | ||
4929 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI (129L<<0) | ||
4930 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI (130L<<0) | ||
4931 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI (131L<<0) | ||
4932 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI (132L<<0) | ||
4933 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI (133L<<0) | ||
4934 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI (134L<<0) | ||
4935 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI (135L<<0) | ||
4936 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI (136L<<0) | ||
4937 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI (137L<<0) | ||
4938 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI (138L<<0) | ||
4939 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI (139L<<0) | ||
4940 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI (140L<<0) | ||
4941 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI (141L<<0) | ||
4942 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI (142L<<0) | ||
4943 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI (143L<<0) | ||
4944 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI (144L<<0) | ||
4945 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI (145L<<0) | ||
4946 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI (146L<<0) | ||
4947 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI (147L<<0) | ||
4948 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI (148L<<0) | ||
4949 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI (149L<<0) | ||
4950 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI (150L<<0) | ||
4951 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI (151L<<0) | ||
4952 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI (152L<<0) | ||
4953 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI (153L<<0) | ||
4954 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI (154L<<0) | ||
4955 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI (155L<<0) | ||
4956 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI (156L<<0) | ||
4957 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI (157L<<0) | ||
4958 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI (158L<<0) | ||
4959 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI (159L<<0) | ||
4960 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI (160L<<0) | ||
4961 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI (161L<<0) | ||
4962 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI (162L<<0) | ||
4963 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI (163L<<0) | ||
4964 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI (164L<<0) | ||
4965 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI (165L<<0) | ||
4966 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI (166L<<0) | ||
4967 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI (167L<<0) | ||
4968 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI (168L<<0) | ||
4969 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI (169L<<0) | ||
4970 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI (170L<<0) | ||
4971 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI (171L<<0) | ||
4972 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI (172L<<0) | ||
4973 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI (173L<<0) | ||
4974 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI (174L<<0) | ||
4975 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI (175L<<0) | ||
4976 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI (176L<<0) | ||
4977 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI (177L<<0) | ||
4978 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI (178L<<0) | ||
4979 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI (0xffL<<8) | ||
4980 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI (0xffL<<16) | ||
4981 | #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI (0xffL<<24) | ||
4085 | 4982 | ||
4086 | #define BNX2_HC_STAT_GEN_SEL_1 0x00006854 | 4983 | #define BNX2_HC_STAT_GEN_SEL_1 0x00006854 |
4087 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4 (0x7fL<<0) | 4984 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4 (0x7fL<<0) |
4088 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5 (0x7fL<<8) | 4985 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5 (0x7fL<<8) |
4089 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6 (0x7fL<<16) | 4986 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6 (0x7fL<<16) |
4090 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7 (0x7fL<<24) | 4987 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7 (0x7fL<<24) |
4988 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI (0xffL<<0) | ||
4989 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI (0xffL<<8) | ||
4990 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI (0xffL<<16) | ||
4991 | #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI (0xffL<<24) | ||
4091 | 4992 | ||
4092 | #define BNX2_HC_STAT_GEN_SEL_2 0x00006858 | 4993 | #define BNX2_HC_STAT_GEN_SEL_2 0x00006858 |
4093 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8 (0x7fL<<0) | 4994 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8 (0x7fL<<0) |
4094 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9 (0x7fL<<8) | 4995 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9 (0x7fL<<8) |
4095 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10 (0x7fL<<16) | 4996 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10 (0x7fL<<16) |
4096 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11 (0x7fL<<24) | 4997 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11 (0x7fL<<24) |
4998 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI (0xffL<<0) | ||
4999 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI (0xffL<<8) | ||
5000 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI (0xffL<<16) | ||
5001 | #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI (0xffL<<24) | ||
4097 | 5002 | ||
4098 | #define BNX2_HC_STAT_GEN_SEL_3 0x0000685c | 5003 | #define BNX2_HC_STAT_GEN_SEL_3 0x0000685c |
4099 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12 (0x7fL<<0) | 5004 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12 (0x7fL<<0) |
4100 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13 (0x7fL<<8) | 5005 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13 (0x7fL<<8) |
4101 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14 (0x7fL<<16) | 5006 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14 (0x7fL<<16) |
4102 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15 (0x7fL<<24) | 5007 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15 (0x7fL<<24) |
5008 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI (0xffL<<0) | ||
5009 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI (0xffL<<8) | ||
5010 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI (0xffL<<16) | ||
5011 | #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI (0xffL<<24) | ||
4103 | 5012 | ||
4104 | #define BNX2_HC_STAT_GEN_STAT0 0x00006888 | 5013 | #define BNX2_HC_STAT_GEN_STAT0 0x00006888 |
4105 | #define BNX2_HC_STAT_GEN_STAT1 0x0000688c | 5014 | #define BNX2_HC_STAT_GEN_STAT1 0x0000688c |
@@ -4133,6 +5042,7 @@ struct l2_fhdr { | |||
4133 | #define BNX2_HC_STAT_GEN_STAT_AC13 0x000068fc | 5042 | #define BNX2_HC_STAT_GEN_STAT_AC13 0x000068fc |
4134 | #define BNX2_HC_STAT_GEN_STAT_AC14 0x00006900 | 5043 | #define BNX2_HC_STAT_GEN_STAT_AC14 0x00006900 |
4135 | #define BNX2_HC_STAT_GEN_STAT_AC15 0x00006904 | 5044 | #define BNX2_HC_STAT_GEN_STAT_AC15 0x00006904 |
5045 | #define BNX2_HC_STAT_GEN_STAT_AC 0x000068c8 | ||
4136 | #define BNX2_HC_VIS 0x00006908 | 5046 | #define BNX2_HC_VIS 0x00006908 |
4137 | #define BNX2_HC_VIS_STAT_BUILD_STATE (0xfL<<0) | 5047 | #define BNX2_HC_VIS_STAT_BUILD_STATE (0xfL<<0) |
4138 | #define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE (0L<<0) | 5048 | #define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE (0L<<0) |
@@ -4203,6 +5113,349 @@ struct l2_fhdr { | |||
4203 | #define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) | 5113 | #define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27) |
4204 | #define BNX2_HC_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) | 5114 | #define BNX2_HC_DEBUG_VECT_PEEK_2_SEL (0xfL<<28) |
4205 | 5115 | ||
5116 | #define BNX2_HC_COALESCE_NOW 0x00006914 | ||
5117 | #define BNX2_HC_COALESCE_NOW_COAL_NOW (0x1ffL<<1) | ||
5118 | #define BNX2_HC_COALESCE_NOW_COAL_NOW_WO_INT (0x1ffL<<11) | ||
5119 | #define BNX2_HC_COALESCE_NOW_COAL_ON_NXT_EVENT (0x1ffL<<21) | ||
5120 | |||
5121 | #define BNX2_HC_MSIX_BIT_VECTOR 0x00006918 | ||
5122 | #define BNX2_HC_MSIX_BIT_VECTOR_VAL (0x1ffL<<0) | ||
5123 | |||
5124 | #define BNX2_HC_SB_CONFIG_1 0x00006a00 | ||
5125 | #define BNX2_HC_SB_CONFIG_1_RX_TMR_MODE (1L<<1) | ||
5126 | #define BNX2_HC_SB_CONFIG_1_TX_TMR_MODE (1L<<2) | ||
5127 | #define BNX2_HC_SB_CONFIG_1_COM_TMR_MODE (1L<<3) | ||
5128 | #define BNX2_HC_SB_CONFIG_1_CMD_TMR_MODE (1L<<4) | ||
5129 | #define BNX2_HC_SB_CONFIG_1_PER_MODE (1L<<16) | ||
5130 | #define BNX2_HC_SB_CONFIG_1_ONE_SHOT (1L<<17) | ||
5131 | #define BNX2_HC_SB_CONFIG_1_USE_INT_PARAM (1L<<18) | ||
5132 | #define BNX2_HC_SB_CONFIG_1_PER_COLLECT_LIMIT (0xfL<<20) | ||
5133 | |||
5134 | #define BNX2_HC_TX_QUICK_CONS_TRIP_1 0x00006a04 | ||
5135 | #define BNX2_HC_TX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0) | ||
5136 | #define BNX2_HC_TX_QUICK_CONS_TRIP_1_INT (0xffL<<16) | ||
5137 | |||
5138 | #define BNX2_HC_COMP_PROD_TRIP_1 0x00006a08 | ||
5139 | #define BNX2_HC_COMP_PROD_TRIP_1_VALUE (0xffL<<0) | ||
5140 | #define BNX2_HC_COMP_PROD_TRIP_1_INT (0xffL<<16) | ||
5141 | |||
5142 | #define BNX2_HC_RX_QUICK_CONS_TRIP_1 0x00006a0c | ||
5143 | #define BNX2_HC_RX_QUICK_CONS_TRIP_1_VALUE (0xffL<<0) | ||
5144 | #define BNX2_HC_RX_QUICK_CONS_TRIP_1_INT (0xffL<<16) | ||
5145 | |||
5146 | #define BNX2_HC_RX_TICKS_1 0x00006a10 | ||
5147 | #define BNX2_HC_RX_TICKS_1_VALUE (0x3ffL<<0) | ||
5148 | #define BNX2_HC_RX_TICKS_1_INT (0x3ffL<<16) | ||
5149 | |||
5150 | #define BNX2_HC_TX_TICKS_1 0x00006a14 | ||
5151 | #define BNX2_HC_TX_TICKS_1_VALUE (0x3ffL<<0) | ||
5152 | #define BNX2_HC_TX_TICKS_1_INT (0x3ffL<<16) | ||
5153 | |||
5154 | #define BNX2_HC_COM_TICKS_1 0x00006a18 | ||
5155 | #define BNX2_HC_COM_TICKS_1_VALUE (0x3ffL<<0) | ||
5156 | #define BNX2_HC_COM_TICKS_1_INT (0x3ffL<<16) | ||
5157 | |||
5158 | #define BNX2_HC_CMD_TICKS_1 0x00006a1c | ||
5159 | #define BNX2_HC_CMD_TICKS_1_VALUE (0x3ffL<<0) | ||
5160 | #define BNX2_HC_CMD_TICKS_1_INT (0x3ffL<<16) | ||
5161 | |||
5162 | #define BNX2_HC_PERIODIC_TICKS_1 0x00006a20 | ||
5163 | #define BNX2_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5164 | #define BNX2_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5165 | |||
5166 | #define BNX2_HC_SB_CONFIG_2 0x00006a24 | ||
5167 | #define BNX2_HC_SB_CONFIG_2_RX_TMR_MODE (1L<<1) | ||
5168 | #define BNX2_HC_SB_CONFIG_2_TX_TMR_MODE (1L<<2) | ||
5169 | #define BNX2_HC_SB_CONFIG_2_COM_TMR_MODE (1L<<3) | ||
5170 | #define BNX2_HC_SB_CONFIG_2_CMD_TMR_MODE (1L<<4) | ||
5171 | #define BNX2_HC_SB_CONFIG_2_PER_MODE (1L<<16) | ||
5172 | #define BNX2_HC_SB_CONFIG_2_ONE_SHOT (1L<<17) | ||
5173 | #define BNX2_HC_SB_CONFIG_2_USE_INT_PARAM (1L<<18) | ||
5174 | #define BNX2_HC_SB_CONFIG_2_PER_COLLECT_LIMIT (0xfL<<20) | ||
5175 | |||
5176 | #define BNX2_HC_TX_QUICK_CONS_TRIP_2 0x00006a28 | ||
5177 | #define BNX2_HC_TX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0) | ||
5178 | #define BNX2_HC_TX_QUICK_CONS_TRIP_2_INT (0xffL<<16) | ||
5179 | |||
5180 | #define BNX2_HC_COMP_PROD_TRIP_2 0x00006a2c | ||
5181 | #define BNX2_HC_COMP_PROD_TRIP_2_VALUE (0xffL<<0) | ||
5182 | #define BNX2_HC_COMP_PROD_TRIP_2_INT (0xffL<<16) | ||
5183 | |||
5184 | #define BNX2_HC_RX_QUICK_CONS_TRIP_2 0x00006a30 | ||
5185 | #define BNX2_HC_RX_QUICK_CONS_TRIP_2_VALUE (0xffL<<0) | ||
5186 | #define BNX2_HC_RX_QUICK_CONS_TRIP_2_INT (0xffL<<16) | ||
5187 | |||
5188 | #define BNX2_HC_RX_TICKS_2 0x00006a34 | ||
5189 | #define BNX2_HC_RX_TICKS_2_VALUE (0x3ffL<<0) | ||
5190 | #define BNX2_HC_RX_TICKS_2_INT (0x3ffL<<16) | ||
5191 | |||
5192 | #define BNX2_HC_TX_TICKS_2 0x00006a38 | ||
5193 | #define BNX2_HC_TX_TICKS_2_VALUE (0x3ffL<<0) | ||
5194 | #define BNX2_HC_TX_TICKS_2_INT (0x3ffL<<16) | ||
5195 | |||
5196 | #define BNX2_HC_COM_TICKS_2 0x00006a3c | ||
5197 | #define BNX2_HC_COM_TICKS_2_VALUE (0x3ffL<<0) | ||
5198 | #define BNX2_HC_COM_TICKS_2_INT (0x3ffL<<16) | ||
5199 | |||
5200 | #define BNX2_HC_CMD_TICKS_2 0x00006a40 | ||
5201 | #define BNX2_HC_CMD_TICKS_2_VALUE (0x3ffL<<0) | ||
5202 | #define BNX2_HC_CMD_TICKS_2_INT (0x3ffL<<16) | ||
5203 | |||
5204 | #define BNX2_HC_PERIODIC_TICKS_2 0x00006a44 | ||
5205 | #define BNX2_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5206 | #define BNX2_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5207 | |||
5208 | #define BNX2_HC_SB_CONFIG_3 0x00006a48 | ||
5209 | #define BNX2_HC_SB_CONFIG_3_RX_TMR_MODE (1L<<1) | ||
5210 | #define BNX2_HC_SB_CONFIG_3_TX_TMR_MODE (1L<<2) | ||
5211 | #define BNX2_HC_SB_CONFIG_3_COM_TMR_MODE (1L<<3) | ||
5212 | #define BNX2_HC_SB_CONFIG_3_CMD_TMR_MODE (1L<<4) | ||
5213 | #define BNX2_HC_SB_CONFIG_3_PER_MODE (1L<<16) | ||
5214 | #define BNX2_HC_SB_CONFIG_3_ONE_SHOT (1L<<17) | ||
5215 | #define BNX2_HC_SB_CONFIG_3_USE_INT_PARAM (1L<<18) | ||
5216 | #define BNX2_HC_SB_CONFIG_3_PER_COLLECT_LIMIT (0xfL<<20) | ||
5217 | |||
5218 | #define BNX2_HC_TX_QUICK_CONS_TRIP_3 0x00006a4c | ||
5219 | #define BNX2_HC_TX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0) | ||
5220 | #define BNX2_HC_TX_QUICK_CONS_TRIP_3_INT (0xffL<<16) | ||
5221 | |||
5222 | #define BNX2_HC_COMP_PROD_TRIP_3 0x00006a50 | ||
5223 | #define BNX2_HC_COMP_PROD_TRIP_3_VALUE (0xffL<<0) | ||
5224 | #define BNX2_HC_COMP_PROD_TRIP_3_INT (0xffL<<16) | ||
5225 | |||
5226 | #define BNX2_HC_RX_QUICK_CONS_TRIP_3 0x00006a54 | ||
5227 | #define BNX2_HC_RX_QUICK_CONS_TRIP_3_VALUE (0xffL<<0) | ||
5228 | #define BNX2_HC_RX_QUICK_CONS_TRIP_3_INT (0xffL<<16) | ||
5229 | |||
5230 | #define BNX2_HC_RX_TICKS_3 0x00006a58 | ||
5231 | #define BNX2_HC_RX_TICKS_3_VALUE (0x3ffL<<0) | ||
5232 | #define BNX2_HC_RX_TICKS_3_INT (0x3ffL<<16) | ||
5233 | |||
5234 | #define BNX2_HC_TX_TICKS_3 0x00006a5c | ||
5235 | #define BNX2_HC_TX_TICKS_3_VALUE (0x3ffL<<0) | ||
5236 | #define BNX2_HC_TX_TICKS_3_INT (0x3ffL<<16) | ||
5237 | |||
5238 | #define BNX2_HC_COM_TICKS_3 0x00006a60 | ||
5239 | #define BNX2_HC_COM_TICKS_3_VALUE (0x3ffL<<0) | ||
5240 | #define BNX2_HC_COM_TICKS_3_INT (0x3ffL<<16) | ||
5241 | |||
5242 | #define BNX2_HC_CMD_TICKS_3 0x00006a64 | ||
5243 | #define BNX2_HC_CMD_TICKS_3_VALUE (0x3ffL<<0) | ||
5244 | #define BNX2_HC_CMD_TICKS_3_INT (0x3ffL<<16) | ||
5245 | |||
5246 | #define BNX2_HC_PERIODIC_TICKS_3 0x00006a68 | ||
5247 | #define BNX2_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5248 | #define BNX2_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5249 | |||
5250 | #define BNX2_HC_SB_CONFIG_4 0x00006a6c | ||
5251 | #define BNX2_HC_SB_CONFIG_4_RX_TMR_MODE (1L<<1) | ||
5252 | #define BNX2_HC_SB_CONFIG_4_TX_TMR_MODE (1L<<2) | ||
5253 | #define BNX2_HC_SB_CONFIG_4_COM_TMR_MODE (1L<<3) | ||
5254 | #define BNX2_HC_SB_CONFIG_4_CMD_TMR_MODE (1L<<4) | ||
5255 | #define BNX2_HC_SB_CONFIG_4_PER_MODE (1L<<16) | ||
5256 | #define BNX2_HC_SB_CONFIG_4_ONE_SHOT (1L<<17) | ||
5257 | #define BNX2_HC_SB_CONFIG_4_USE_INT_PARAM (1L<<18) | ||
5258 | #define BNX2_HC_SB_CONFIG_4_PER_COLLECT_LIMIT (0xfL<<20) | ||
5259 | |||
5260 | #define BNX2_HC_TX_QUICK_CONS_TRIP_4 0x00006a70 | ||
5261 | #define BNX2_HC_TX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0) | ||
5262 | #define BNX2_HC_TX_QUICK_CONS_TRIP_4_INT (0xffL<<16) | ||
5263 | |||
5264 | #define BNX2_HC_COMP_PROD_TRIP_4 0x00006a74 | ||
5265 | #define BNX2_HC_COMP_PROD_TRIP_4_VALUE (0xffL<<0) | ||
5266 | #define BNX2_HC_COMP_PROD_TRIP_4_INT (0xffL<<16) | ||
5267 | |||
5268 | #define BNX2_HC_RX_QUICK_CONS_TRIP_4 0x00006a78 | ||
5269 | #define BNX2_HC_RX_QUICK_CONS_TRIP_4_VALUE (0xffL<<0) | ||
5270 | #define BNX2_HC_RX_QUICK_CONS_TRIP_4_INT (0xffL<<16) | ||
5271 | |||
5272 | #define BNX2_HC_RX_TICKS_4 0x00006a7c | ||
5273 | #define BNX2_HC_RX_TICKS_4_VALUE (0x3ffL<<0) | ||
5274 | #define BNX2_HC_RX_TICKS_4_INT (0x3ffL<<16) | ||
5275 | |||
5276 | #define BNX2_HC_TX_TICKS_4 0x00006a80 | ||
5277 | #define BNX2_HC_TX_TICKS_4_VALUE (0x3ffL<<0) | ||
5278 | #define BNX2_HC_TX_TICKS_4_INT (0x3ffL<<16) | ||
5279 | |||
5280 | #define BNX2_HC_COM_TICKS_4 0x00006a84 | ||
5281 | #define BNX2_HC_COM_TICKS_4_VALUE (0x3ffL<<0) | ||
5282 | #define BNX2_HC_COM_TICKS_4_INT (0x3ffL<<16) | ||
5283 | |||
5284 | #define BNX2_HC_CMD_TICKS_4 0x00006a88 | ||
5285 | #define BNX2_HC_CMD_TICKS_4_VALUE (0x3ffL<<0) | ||
5286 | #define BNX2_HC_CMD_TICKS_4_INT (0x3ffL<<16) | ||
5287 | |||
5288 | #define BNX2_HC_PERIODIC_TICKS_4 0x00006a8c | ||
5289 | #define BNX2_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5290 | #define BNX2_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5291 | |||
5292 | #define BNX2_HC_SB_CONFIG_5 0x00006a90 | ||
5293 | #define BNX2_HC_SB_CONFIG_5_RX_TMR_MODE (1L<<1) | ||
5294 | #define BNX2_HC_SB_CONFIG_5_TX_TMR_MODE (1L<<2) | ||
5295 | #define BNX2_HC_SB_CONFIG_5_COM_TMR_MODE (1L<<3) | ||
5296 | #define BNX2_HC_SB_CONFIG_5_CMD_TMR_MODE (1L<<4) | ||
5297 | #define BNX2_HC_SB_CONFIG_5_PER_MODE (1L<<16) | ||
5298 | #define BNX2_HC_SB_CONFIG_5_ONE_SHOT (1L<<17) | ||
5299 | #define BNX2_HC_SB_CONFIG_5_USE_INT_PARAM (1L<<18) | ||
5300 | #define BNX2_HC_SB_CONFIG_5_PER_COLLECT_LIMIT (0xfL<<20) | ||
5301 | |||
5302 | #define BNX2_HC_TX_QUICK_CONS_TRIP_5 0x00006a94 | ||
5303 | #define BNX2_HC_TX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0) | ||
5304 | #define BNX2_HC_TX_QUICK_CONS_TRIP_5_INT (0xffL<<16) | ||
5305 | |||
5306 | #define BNX2_HC_COMP_PROD_TRIP_5 0x00006a98 | ||
5307 | #define BNX2_HC_COMP_PROD_TRIP_5_VALUE (0xffL<<0) | ||
5308 | #define BNX2_HC_COMP_PROD_TRIP_5_INT (0xffL<<16) | ||
5309 | |||
5310 | #define BNX2_HC_RX_QUICK_CONS_TRIP_5 0x00006a9c | ||
5311 | #define BNX2_HC_RX_QUICK_CONS_TRIP_5_VALUE (0xffL<<0) | ||
5312 | #define BNX2_HC_RX_QUICK_CONS_TRIP_5_INT (0xffL<<16) | ||
5313 | |||
5314 | #define BNX2_HC_RX_TICKS_5 0x00006aa0 | ||
5315 | #define BNX2_HC_RX_TICKS_5_VALUE (0x3ffL<<0) | ||
5316 | #define BNX2_HC_RX_TICKS_5_INT (0x3ffL<<16) | ||
5317 | |||
5318 | #define BNX2_HC_TX_TICKS_5 0x00006aa4 | ||
5319 | #define BNX2_HC_TX_TICKS_5_VALUE (0x3ffL<<0) | ||
5320 | #define BNX2_HC_TX_TICKS_5_INT (0x3ffL<<16) | ||
5321 | |||
5322 | #define BNX2_HC_COM_TICKS_5 0x00006aa8 | ||
5323 | #define BNX2_HC_COM_TICKS_5_VALUE (0x3ffL<<0) | ||
5324 | #define BNX2_HC_COM_TICKS_5_INT (0x3ffL<<16) | ||
5325 | |||
5326 | #define BNX2_HC_CMD_TICKS_5 0x00006aac | ||
5327 | #define BNX2_HC_CMD_TICKS_5_VALUE (0x3ffL<<0) | ||
5328 | #define BNX2_HC_CMD_TICKS_5_INT (0x3ffL<<16) | ||
5329 | |||
5330 | #define BNX2_HC_PERIODIC_TICKS_5 0x00006ab0 | ||
5331 | #define BNX2_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5332 | #define BNX2_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5333 | |||
5334 | #define BNX2_HC_SB_CONFIG_6 0x00006ab4 | ||
5335 | #define BNX2_HC_SB_CONFIG_6_RX_TMR_MODE (1L<<1) | ||
5336 | #define BNX2_HC_SB_CONFIG_6_TX_TMR_MODE (1L<<2) | ||
5337 | #define BNX2_HC_SB_CONFIG_6_COM_TMR_MODE (1L<<3) | ||
5338 | #define BNX2_HC_SB_CONFIG_6_CMD_TMR_MODE (1L<<4) | ||
5339 | #define BNX2_HC_SB_CONFIG_6_PER_MODE (1L<<16) | ||
5340 | #define BNX2_HC_SB_CONFIG_6_ONE_SHOT (1L<<17) | ||
5341 | #define BNX2_HC_SB_CONFIG_6_USE_INT_PARAM (1L<<18) | ||
5342 | #define BNX2_HC_SB_CONFIG_6_PER_COLLECT_LIMIT (0xfL<<20) | ||
5343 | |||
5344 | #define BNX2_HC_TX_QUICK_CONS_TRIP_6 0x00006ab8 | ||
5345 | #define BNX2_HC_TX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0) | ||
5346 | #define BNX2_HC_TX_QUICK_CONS_TRIP_6_INT (0xffL<<16) | ||
5347 | |||
5348 | #define BNX2_HC_COMP_PROD_TRIP_6 0x00006abc | ||
5349 | #define BNX2_HC_COMP_PROD_TRIP_6_VALUE (0xffL<<0) | ||
5350 | #define BNX2_HC_COMP_PROD_TRIP_6_INT (0xffL<<16) | ||
5351 | |||
5352 | #define BNX2_HC_RX_QUICK_CONS_TRIP_6 0x00006ac0 | ||
5353 | #define BNX2_HC_RX_QUICK_CONS_TRIP_6_VALUE (0xffL<<0) | ||
5354 | #define BNX2_HC_RX_QUICK_CONS_TRIP_6_INT (0xffL<<16) | ||
5355 | |||
5356 | #define BNX2_HC_RX_TICKS_6 0x00006ac4 | ||
5357 | #define BNX2_HC_RX_TICKS_6_VALUE (0x3ffL<<0) | ||
5358 | #define BNX2_HC_RX_TICKS_6_INT (0x3ffL<<16) | ||
5359 | |||
5360 | #define BNX2_HC_TX_TICKS_6 0x00006ac8 | ||
5361 | #define BNX2_HC_TX_TICKS_6_VALUE (0x3ffL<<0) | ||
5362 | #define BNX2_HC_TX_TICKS_6_INT (0x3ffL<<16) | ||
5363 | |||
5364 | #define BNX2_HC_COM_TICKS_6 0x00006acc | ||
5365 | #define BNX2_HC_COM_TICKS_6_VALUE (0x3ffL<<0) | ||
5366 | #define BNX2_HC_COM_TICKS_6_INT (0x3ffL<<16) | ||
5367 | |||
5368 | #define BNX2_HC_CMD_TICKS_6 0x00006ad0 | ||
5369 | #define BNX2_HC_CMD_TICKS_6_VALUE (0x3ffL<<0) | ||
5370 | #define BNX2_HC_CMD_TICKS_6_INT (0x3ffL<<16) | ||
5371 | |||
5372 | #define BNX2_HC_PERIODIC_TICKS_6 0x00006ad4 | ||
5373 | #define BNX2_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5374 | #define BNX2_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5375 | |||
5376 | #define BNX2_HC_SB_CONFIG_7 0x00006ad8 | ||
5377 | #define BNX2_HC_SB_CONFIG_7_RX_TMR_MODE (1L<<1) | ||
5378 | #define BNX2_HC_SB_CONFIG_7_TX_TMR_MODE (1L<<2) | ||
5379 | #define BNX2_HC_SB_CONFIG_7_COM_TMR_MODE (1L<<3) | ||
5380 | #define BNX2_HC_SB_CONFIG_7_CMD_TMR_MODE (1L<<4) | ||
5381 | #define BNX2_HC_SB_CONFIG_7_PER_MODE (1L<<16) | ||
5382 | #define BNX2_HC_SB_CONFIG_7_ONE_SHOT (1L<<17) | ||
5383 | #define BNX2_HC_SB_CONFIG_7_USE_INT_PARAM (1L<<18) | ||
5384 | #define BNX2_HC_SB_CONFIG_7_PER_COLLECT_LIMIT (0xfL<<20) | ||
5385 | |||
5386 | #define BNX2_HC_TX_QUICK_CONS_TRIP_7 0x00006adc | ||
5387 | #define BNX2_HC_TX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0) | ||
5388 | #define BNX2_HC_TX_QUICK_CONS_TRIP_7_INT (0xffL<<16) | ||
5389 | |||
5390 | #define BNX2_HC_COMP_PROD_TRIP_7 0x00006ae0 | ||
5391 | #define BNX2_HC_COMP_PROD_TRIP_7_VALUE (0xffL<<0) | ||
5392 | #define BNX2_HC_COMP_PROD_TRIP_7_INT (0xffL<<16) | ||
5393 | |||
5394 | #define BNX2_HC_RX_QUICK_CONS_TRIP_7 0x00006ae4 | ||
5395 | #define BNX2_HC_RX_QUICK_CONS_TRIP_7_VALUE (0xffL<<0) | ||
5396 | #define BNX2_HC_RX_QUICK_CONS_TRIP_7_INT (0xffL<<16) | ||
5397 | |||
5398 | #define BNX2_HC_RX_TICKS_7 0x00006ae8 | ||
5399 | #define BNX2_HC_RX_TICKS_7_VALUE (0x3ffL<<0) | ||
5400 | #define BNX2_HC_RX_TICKS_7_INT (0x3ffL<<16) | ||
5401 | |||
5402 | #define BNX2_HC_TX_TICKS_7 0x00006aec | ||
5403 | #define BNX2_HC_TX_TICKS_7_VALUE (0x3ffL<<0) | ||
5404 | #define BNX2_HC_TX_TICKS_7_INT (0x3ffL<<16) | ||
5405 | |||
5406 | #define BNX2_HC_COM_TICKS_7 0x00006af0 | ||
5407 | #define BNX2_HC_COM_TICKS_7_VALUE (0x3ffL<<0) | ||
5408 | #define BNX2_HC_COM_TICKS_7_INT (0x3ffL<<16) | ||
5409 | |||
5410 | #define BNX2_HC_CMD_TICKS_7 0x00006af4 | ||
5411 | #define BNX2_HC_CMD_TICKS_7_VALUE (0x3ffL<<0) | ||
5412 | #define BNX2_HC_CMD_TICKS_7_INT (0x3ffL<<16) | ||
5413 | |||
5414 | #define BNX2_HC_PERIODIC_TICKS_7 0x00006af8 | ||
5415 | #define BNX2_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5416 | #define BNX2_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
5417 | |||
5418 | #define BNX2_HC_SB_CONFIG_8 0x00006afc | ||
5419 | #define BNX2_HC_SB_CONFIG_8_RX_TMR_MODE (1L<<1) | ||
5420 | #define BNX2_HC_SB_CONFIG_8_TX_TMR_MODE (1L<<2) | ||
5421 | #define BNX2_HC_SB_CONFIG_8_COM_TMR_MODE (1L<<3) | ||
5422 | #define BNX2_HC_SB_CONFIG_8_CMD_TMR_MODE (1L<<4) | ||
5423 | #define BNX2_HC_SB_CONFIG_8_PER_MODE (1L<<16) | ||
5424 | #define BNX2_HC_SB_CONFIG_8_ONE_SHOT (1L<<17) | ||
5425 | #define BNX2_HC_SB_CONFIG_8_USE_INT_PARAM (1L<<18) | ||
5426 | #define BNX2_HC_SB_CONFIG_8_PER_COLLECT_LIMIT (0xfL<<20) | ||
5427 | |||
5428 | #define BNX2_HC_TX_QUICK_CONS_TRIP_8 0x00006b00 | ||
5429 | #define BNX2_HC_TX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0) | ||
5430 | #define BNX2_HC_TX_QUICK_CONS_TRIP_8_INT (0xffL<<16) | ||
5431 | |||
5432 | #define BNX2_HC_COMP_PROD_TRIP_8 0x00006b04 | ||
5433 | #define BNX2_HC_COMP_PROD_TRIP_8_VALUE (0xffL<<0) | ||
5434 | #define BNX2_HC_COMP_PROD_TRIP_8_INT (0xffL<<16) | ||
5435 | |||
5436 | #define BNX2_HC_RX_QUICK_CONS_TRIP_8 0x00006b08 | ||
5437 | #define BNX2_HC_RX_QUICK_CONS_TRIP_8_VALUE (0xffL<<0) | ||
5438 | #define BNX2_HC_RX_QUICK_CONS_TRIP_8_INT (0xffL<<16) | ||
5439 | |||
5440 | #define BNX2_HC_RX_TICKS_8 0x00006b0c | ||
5441 | #define BNX2_HC_RX_TICKS_8_VALUE (0x3ffL<<0) | ||
5442 | #define BNX2_HC_RX_TICKS_8_INT (0x3ffL<<16) | ||
5443 | |||
5444 | #define BNX2_HC_TX_TICKS_8 0x00006b10 | ||
5445 | #define BNX2_HC_TX_TICKS_8_VALUE (0x3ffL<<0) | ||
5446 | #define BNX2_HC_TX_TICKS_8_INT (0x3ffL<<16) | ||
5447 | |||
5448 | #define BNX2_HC_COM_TICKS_8 0x00006b14 | ||
5449 | #define BNX2_HC_COM_TICKS_8_VALUE (0x3ffL<<0) | ||
5450 | #define BNX2_HC_COM_TICKS_8_INT (0x3ffL<<16) | ||
5451 | |||
5452 | #define BNX2_HC_CMD_TICKS_8 0x00006b18 | ||
5453 | #define BNX2_HC_CMD_TICKS_8_VALUE (0x3ffL<<0) | ||
5454 | #define BNX2_HC_CMD_TICKS_8_INT (0x3ffL<<16) | ||
5455 | |||
5456 | #define BNX2_HC_PERIODIC_TICKS_8 0x00006b1c | ||
5457 | #define BNX2_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS (0xffffL<<0) | ||
5458 | #define BNX2_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS (0xffffL<<16) | ||
4206 | 5459 | ||
4207 | 5460 | ||
4208 | /* | 5461 | /* |
@@ -4228,7 +5481,7 @@ struct l2_fhdr { | |||
4228 | #define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 5481 | #define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4229 | #define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 5482 | #define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4230 | #define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 5483 | #define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4231 | #define BNX2_TXP_CPU_STATE_BAD_pc_HALTED (1L<<6) | 5484 | #define BNX2_TXP_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4232 | #define BNX2_TXP_CPU_STATE_ALIGN_HALTED (1L<<7) | 5485 | #define BNX2_TXP_CPU_STATE_ALIGN_HALTED (1L<<7) |
4233 | #define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 5486 | #define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4234 | #define BNX2_TXP_CPU_STATE_SOFT_HALTED (1L<<10) | 5487 | #define BNX2_TXP_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4276,7 +5529,7 @@ struct l2_fhdr { | |||
4276 | #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 5529 | #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4277 | 5530 | ||
4278 | #define BNX2_TXP_CPU_REG_FILE 0x00045200 | 5531 | #define BNX2_TXP_CPU_REG_FILE 0x00045200 |
4279 | #define BNX2_TXP_FTQ_DATA 0x000453c0 | 5532 | #define BNX2_TXP_TXPQ 0x000453c0 |
4280 | #define BNX2_TXP_FTQ_CMD 0x000453f8 | 5533 | #define BNX2_TXP_FTQ_CMD 0x000453f8 |
4281 | #define BNX2_TXP_FTQ_CMD_OFFSET (0x3ffL<<0) | 5534 | #define BNX2_TXP_FTQ_CMD_OFFSET (0x3ffL<<0) |
4282 | #define BNX2_TXP_FTQ_CMD_WR_TOP (1L<<10) | 5535 | #define BNX2_TXP_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4323,7 +5576,7 @@ struct l2_fhdr { | |||
4323 | #define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 5576 | #define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4324 | #define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 5577 | #define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4325 | #define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 5578 | #define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4326 | #define BNX2_TPAT_CPU_STATE_BAD_pc_HALTED (1L<<6) | 5579 | #define BNX2_TPAT_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4327 | #define BNX2_TPAT_CPU_STATE_ALIGN_HALTED (1L<<7) | 5580 | #define BNX2_TPAT_CPU_STATE_ALIGN_HALTED (1L<<7) |
4328 | #define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 5581 | #define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4329 | #define BNX2_TPAT_CPU_STATE_SOFT_HALTED (1L<<10) | 5582 | #define BNX2_TPAT_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4371,7 +5624,7 @@ struct l2_fhdr { | |||
4371 | #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 5624 | #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4372 | 5625 | ||
4373 | #define BNX2_TPAT_CPU_REG_FILE 0x00085200 | 5626 | #define BNX2_TPAT_CPU_REG_FILE 0x00085200 |
4374 | #define BNX2_TPAT_FTQ_DATA 0x000853c0 | 5627 | #define BNX2_TPAT_TPATQ 0x000853c0 |
4375 | #define BNX2_TPAT_FTQ_CMD 0x000853f8 | 5628 | #define BNX2_TPAT_FTQ_CMD 0x000853f8 |
4376 | #define BNX2_TPAT_FTQ_CMD_OFFSET (0x3ffL<<0) | 5629 | #define BNX2_TPAT_FTQ_CMD_OFFSET (0x3ffL<<0) |
4377 | #define BNX2_TPAT_FTQ_CMD_WR_TOP (1L<<10) | 5630 | #define BNX2_TPAT_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4418,7 +5671,7 @@ struct l2_fhdr { | |||
4418 | #define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 5671 | #define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4419 | #define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 5672 | #define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4420 | #define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 5673 | #define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4421 | #define BNX2_RXP_CPU_STATE_BAD_pc_HALTED (1L<<6) | 5674 | #define BNX2_RXP_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4422 | #define BNX2_RXP_CPU_STATE_ALIGN_HALTED (1L<<7) | 5675 | #define BNX2_RXP_CPU_STATE_ALIGN_HALTED (1L<<7) |
4423 | #define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 5676 | #define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4424 | #define BNX2_RXP_CPU_STATE_SOFT_HALTED (1L<<10) | 5677 | #define BNX2_RXP_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4466,7 +5719,29 @@ struct l2_fhdr { | |||
4466 | #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 5719 | #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4467 | 5720 | ||
4468 | #define BNX2_RXP_CPU_REG_FILE 0x000c5200 | 5721 | #define BNX2_RXP_CPU_REG_FILE 0x000c5200 |
4469 | #define BNX2_RXP_CFTQ_DATA 0x000c5380 | 5722 | #define BNX2_RXP_PFE_PFE_CTL 0x000c537c |
5723 | #define BNX2_RXP_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0) | ||
5724 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE (0xfL<<4) | ||
5725 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4) | ||
5726 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4) | ||
5727 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4) | ||
5728 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4) | ||
5729 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4) | ||
5730 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4) | ||
5731 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4) | ||
5732 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4) | ||
5733 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4) | ||
5734 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4) | ||
5735 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4) | ||
5736 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4) | ||
5737 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4) | ||
5738 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4) | ||
5739 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4) | ||
5740 | #define BNX2_RXP_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4) | ||
5741 | #define BNX2_RXP_PFE_PFE_CTL_PFE_COUNT (0xfL<<12) | ||
5742 | #define BNX2_RXP_PFE_PFE_CTL_OFFSET (0x1ffL<<16) | ||
5743 | |||
5744 | #define BNX2_RXP_RXPCQ 0x000c5380 | ||
4470 | #define BNX2_RXP_CFTQ_CMD 0x000c53b8 | 5745 | #define BNX2_RXP_CFTQ_CMD 0x000c53b8 |
4471 | #define BNX2_RXP_CFTQ_CMD_OFFSET (0x3ffL<<0) | 5746 | #define BNX2_RXP_CFTQ_CMD_OFFSET (0x3ffL<<0) |
4472 | #define BNX2_RXP_CFTQ_CMD_WR_TOP (1L<<10) | 5747 | #define BNX2_RXP_CFTQ_CMD_WR_TOP (1L<<10) |
@@ -4487,7 +5762,7 @@ struct l2_fhdr { | |||
4487 | #define BNX2_RXP_CFTQ_CTL_MAX_DEPTH (0x3ffL<<12) | 5762 | #define BNX2_RXP_CFTQ_CTL_MAX_DEPTH (0x3ffL<<12) |
4488 | #define BNX2_RXP_CFTQ_CTL_CUR_DEPTH (0x3ffL<<22) | 5763 | #define BNX2_RXP_CFTQ_CTL_CUR_DEPTH (0x3ffL<<22) |
4489 | 5764 | ||
4490 | #define BNX2_RXP_FTQ_DATA 0x000c53c0 | 5765 | #define BNX2_RXP_RXPQ 0x000c53c0 |
4491 | #define BNX2_RXP_FTQ_CMD 0x000c53f8 | 5766 | #define BNX2_RXP_FTQ_CMD 0x000c53f8 |
4492 | #define BNX2_RXP_FTQ_CMD_OFFSET (0x3ffL<<0) | 5767 | #define BNX2_RXP_FTQ_CMD_OFFSET (0x3ffL<<0) |
4493 | #define BNX2_RXP_FTQ_CMD_WR_TOP (1L<<10) | 5768 | #define BNX2_RXP_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4515,6 +5790,10 @@ struct l2_fhdr { | |||
4515 | * com_reg definition | 5790 | * com_reg definition |
4516 | * offset: 0x100000 | 5791 | * offset: 0x100000 |
4517 | */ | 5792 | */ |
5793 | #define BNX2_COM_CKSUM_ERROR_STATUS 0x00100000 | ||
5794 | #define BNX2_COM_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0) | ||
5795 | #define BNX2_COM_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16) | ||
5796 | |||
4518 | #define BNX2_COM_CPU_MODE 0x00105000 | 5797 | #define BNX2_COM_CPU_MODE 0x00105000 |
4519 | #define BNX2_COM_CPU_MODE_LOCAL_RST (1L<<0) | 5798 | #define BNX2_COM_CPU_MODE_LOCAL_RST (1L<<0) |
4520 | #define BNX2_COM_CPU_MODE_STEP_ENA (1L<<1) | 5799 | #define BNX2_COM_CPU_MODE_STEP_ENA (1L<<1) |
@@ -4534,7 +5813,7 @@ struct l2_fhdr { | |||
4534 | #define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 5813 | #define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4535 | #define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 5814 | #define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4536 | #define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 5815 | #define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4537 | #define BNX2_COM_CPU_STATE_BAD_pc_HALTED (1L<<6) | 5816 | #define BNX2_COM_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4538 | #define BNX2_COM_CPU_STATE_ALIGN_HALTED (1L<<7) | 5817 | #define BNX2_COM_CPU_STATE_ALIGN_HALTED (1L<<7) |
4539 | #define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 5818 | #define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4540 | #define BNX2_COM_CPU_STATE_SOFT_HALTED (1L<<10) | 5819 | #define BNX2_COM_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4582,7 +5861,29 @@ struct l2_fhdr { | |||
4582 | #define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 5861 | #define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4583 | 5862 | ||
4584 | #define BNX2_COM_CPU_REG_FILE 0x00105200 | 5863 | #define BNX2_COM_CPU_REG_FILE 0x00105200 |
4585 | #define BNX2_COM_COMXQ_FTQ_DATA 0x00105340 | 5864 | #define BNX2_COM_COMTQ_PFE_PFE_CTL 0x001052bc |
5865 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0) | ||
5866 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4) | ||
5867 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4) | ||
5868 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4) | ||
5869 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4) | ||
5870 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4) | ||
5871 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4) | ||
5872 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4) | ||
5873 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4) | ||
5874 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4) | ||
5875 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4) | ||
5876 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4) | ||
5877 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4) | ||
5878 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4) | ||
5879 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4) | ||
5880 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4) | ||
5881 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4) | ||
5882 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4) | ||
5883 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12) | ||
5884 | #define BNX2_COM_COMTQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16) | ||
5885 | |||
5886 | #define BNX2_COM_COMXQ 0x00105340 | ||
4586 | #define BNX2_COM_COMXQ_FTQ_CMD 0x00105378 | 5887 | #define BNX2_COM_COMXQ_FTQ_CMD 0x00105378 |
4587 | #define BNX2_COM_COMXQ_FTQ_CMD_OFFSET (0x3ffL<<0) | 5888 | #define BNX2_COM_COMXQ_FTQ_CMD_OFFSET (0x3ffL<<0) |
4588 | #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP (1L<<10) | 5889 | #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4603,7 +5904,7 @@ struct l2_fhdr { | |||
4603 | #define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12) | 5904 | #define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12) |
4604 | #define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22) | 5905 | #define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22) |
4605 | 5906 | ||
4606 | #define BNX2_COM_COMTQ_FTQ_DATA 0x00105380 | 5907 | #define BNX2_COM_COMTQ 0x00105380 |
4607 | #define BNX2_COM_COMTQ_FTQ_CMD 0x001053b8 | 5908 | #define BNX2_COM_COMTQ_FTQ_CMD 0x001053b8 |
4608 | #define BNX2_COM_COMTQ_FTQ_CMD_OFFSET (0x3ffL<<0) | 5909 | #define BNX2_COM_COMTQ_FTQ_CMD_OFFSET (0x3ffL<<0) |
4609 | #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP (1L<<10) | 5910 | #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4624,7 +5925,7 @@ struct l2_fhdr { | |||
4624 | #define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12) | 5925 | #define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12) |
4625 | #define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22) | 5926 | #define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22) |
4626 | 5927 | ||
4627 | #define BNX2_COM_COMQ_FTQ_DATA 0x001053c0 | 5928 | #define BNX2_COM_COMQ 0x001053c0 |
4628 | #define BNX2_COM_COMQ_FTQ_CMD 0x001053f8 | 5929 | #define BNX2_COM_COMQ_FTQ_CMD 0x001053f8 |
4629 | #define BNX2_COM_COMQ_FTQ_CMD_OFFSET (0x3ffL<<0) | 5930 | #define BNX2_COM_COMQ_FTQ_CMD_OFFSET (0x3ffL<<0) |
4630 | #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP (1L<<10) | 5931 | #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4654,6 +5955,10 @@ struct l2_fhdr { | |||
4654 | * cp_reg definition | 5955 | * cp_reg definition |
4655 | * offset: 0x180000 | 5956 | * offset: 0x180000 |
4656 | */ | 5957 | */ |
5958 | #define BNX2_CP_CKSUM_ERROR_STATUS 0x00180000 | ||
5959 | #define BNX2_CP_CKSUM_ERROR_STATUS_CALCULATED (0xffffL<<0) | ||
5960 | #define BNX2_CP_CKSUM_ERROR_STATUS_EXPECTED (0xffffL<<16) | ||
5961 | |||
4657 | #define BNX2_CP_CPU_MODE 0x00185000 | 5962 | #define BNX2_CP_CPU_MODE 0x00185000 |
4658 | #define BNX2_CP_CPU_MODE_LOCAL_RST (1L<<0) | 5963 | #define BNX2_CP_CPU_MODE_LOCAL_RST (1L<<0) |
4659 | #define BNX2_CP_CPU_MODE_STEP_ENA (1L<<1) | 5964 | #define BNX2_CP_CPU_MODE_STEP_ENA (1L<<1) |
@@ -4673,7 +5978,7 @@ struct l2_fhdr { | |||
4673 | #define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 5978 | #define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4674 | #define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 5979 | #define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4675 | #define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 5980 | #define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4676 | #define BNX2_CP_CPU_STATE_BAD_pc_HALTED (1L<<6) | 5981 | #define BNX2_CP_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4677 | #define BNX2_CP_CPU_STATE_ALIGN_HALTED (1L<<7) | 5982 | #define BNX2_CP_CPU_STATE_ALIGN_HALTED (1L<<7) |
4678 | #define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 5983 | #define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4679 | #define BNX2_CP_CPU_STATE_SOFT_HALTED (1L<<10) | 5984 | #define BNX2_CP_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4721,7 +6026,29 @@ struct l2_fhdr { | |||
4721 | #define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 6026 | #define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4722 | 6027 | ||
4723 | #define BNX2_CP_CPU_REG_FILE 0x00185200 | 6028 | #define BNX2_CP_CPU_REG_FILE 0x00185200 |
4724 | #define BNX2_CP_CPQ_FTQ_DATA 0x001853c0 | 6029 | #define BNX2_CP_CPQ_PFE_PFE_CTL 0x001853bc |
6030 | #define BNX2_CP_CPQ_PFE_PFE_CTL_INC_USAGE_CNT (1L<<0) | ||
6031 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE (0xfL<<4) | ||
6032 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_0 (0L<<4) | ||
6033 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_1 (1L<<4) | ||
6034 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_2 (2L<<4) | ||
6035 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_3 (3L<<4) | ||
6036 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_4 (4L<<4) | ||
6037 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_5 (5L<<4) | ||
6038 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_6 (6L<<4) | ||
6039 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_7 (7L<<4) | ||
6040 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_8 (8L<<4) | ||
6041 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_9 (9L<<4) | ||
6042 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_10 (10L<<4) | ||
6043 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_11 (11L<<4) | ||
6044 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_12 (12L<<4) | ||
6045 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_13 (13L<<4) | ||
6046 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_14 (14L<<4) | ||
6047 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_SIZE_15 (15L<<4) | ||
6048 | #define BNX2_CP_CPQ_PFE_PFE_CTL_PFE_COUNT (0xfL<<12) | ||
6049 | #define BNX2_CP_CPQ_PFE_PFE_CTL_OFFSET (0x1ffL<<16) | ||
6050 | |||
6051 | #define BNX2_CP_CPQ 0x001853c0 | ||
4725 | #define BNX2_CP_CPQ_FTQ_CMD 0x001853f8 | 6052 | #define BNX2_CP_CPQ_FTQ_CMD 0x001853f8 |
4726 | #define BNX2_CP_CPQ_FTQ_CMD_OFFSET (0x3ffL<<0) | 6053 | #define BNX2_CP_CPQ_FTQ_CMD_OFFSET (0x3ffL<<0) |
4727 | #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP (1L<<10) | 6054 | #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4749,6 +6076,59 @@ struct l2_fhdr { | |||
4749 | * mcp_reg definition | 6076 | * mcp_reg definition |
4750 | * offset: 0x140000 | 6077 | * offset: 0x140000 |
4751 | */ | 6078 | */ |
6079 | #define BNX2_MCP_MCP_CONTROL 0x00140080 | ||
6080 | #define BNX2_MCP_MCP_CONTROL_SMBUS_SEL (1L<<30) | ||
6081 | #define BNX2_MCP_MCP_CONTROL_MCP_ISOLATE (1L<<31) | ||
6082 | |||
6083 | #define BNX2_MCP_MCP_ATTENTION_STATUS 0x00140084 | ||
6084 | #define BNX2_MCP_MCP_ATTENTION_STATUS_DRV_DOORBELL (1L<<29) | ||
6085 | #define BNX2_MCP_MCP_ATTENTION_STATUS_WATCHDOG_TIMEOUT (1L<<30) | ||
6086 | #define BNX2_MCP_MCP_ATTENTION_STATUS_CPU_EVENT (1L<<31) | ||
6087 | |||
6088 | #define BNX2_MCP_MCP_HEARTBEAT_CONTROL 0x00140088 | ||
6089 | #define BNX2_MCP_MCP_HEARTBEAT_CONTROL_MCP_HEARTBEAT_ENABLE (1L<<31) | ||
6090 | |||
6091 | #define BNX2_MCP_MCP_HEARTBEAT_STATUS 0x0014008c | ||
6092 | #define BNX2_MCP_MCP_HEARTBEAT_STATUS_MCP_HEARTBEAT_PERIOD (0x7ffL<<0) | ||
6093 | #define BNX2_MCP_MCP_HEARTBEAT_STATUS_VALID (1L<<31) | ||
6094 | |||
6095 | #define BNX2_MCP_MCP_HEARTBEAT 0x00140090 | ||
6096 | #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_COUNT (0x3fffffffL<<0) | ||
6097 | #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_INC (1L<<30) | ||
6098 | #define BNX2_MCP_MCP_HEARTBEAT_MCP_HEARTBEAT_RESET (1L<<31) | ||
6099 | |||
6100 | #define BNX2_MCP_WATCHDOG_RESET 0x00140094 | ||
6101 | #define BNX2_MCP_WATCHDOG_RESET_WATCHDOG_RESET (1L<<31) | ||
6102 | |||
6103 | #define BNX2_MCP_WATCHDOG_CONTROL 0x00140098 | ||
6104 | #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_TIMEOUT (0xfffffffL<<0) | ||
6105 | #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ATTN (1L<<29) | ||
6106 | #define BNX2_MCP_WATCHDOG_CONTROL_MCP_RST_ENABLE (1L<<30) | ||
6107 | #define BNX2_MCP_WATCHDOG_CONTROL_WATCHDOG_ENABLE (1L<<31) | ||
6108 | |||
6109 | #define BNX2_MCP_ACCESS_LOCK 0x0014009c | ||
6110 | #define BNX2_MCP_ACCESS_LOCK_LOCK (1L<<31) | ||
6111 | |||
6112 | #define BNX2_MCP_TOE_ID 0x001400a0 | ||
6113 | #define BNX2_MCP_TOE_ID_FUNCTION_ID (1L<<31) | ||
6114 | |||
6115 | #define BNX2_MCP_MAILBOX_CFG 0x001400a4 | ||
6116 | #define BNX2_MCP_MAILBOX_CFG_MAILBOX_OFFSET (0x3fffL<<0) | ||
6117 | #define BNX2_MCP_MAILBOX_CFG_MAILBOX_SIZE (0xfffL<<20) | ||
6118 | |||
6119 | #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC 0x001400a8 | ||
6120 | #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_OFFSET (0x3fffL<<0) | ||
6121 | #define BNX2_MCP_MAILBOX_CFG_OTHER_FUNC_MAILBOX_SIZE (0xfffL<<20) | ||
6122 | |||
6123 | #define BNX2_MCP_MCP_DOORBELL 0x001400ac | ||
6124 | #define BNX2_MCP_MCP_DOORBELL_MCP_DOORBELL (1L<<31) | ||
6125 | |||
6126 | #define BNX2_MCP_DRIVER_DOORBELL 0x001400b0 | ||
6127 | #define BNX2_MCP_DRIVER_DOORBELL_DRIVER_DOORBELL (1L<<31) | ||
6128 | |||
6129 | #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC 0x001400b4 | ||
6130 | #define BNX2_MCP_DRIVER_DOORBELL_OTHER_FUNC_DRIVER_DOORBELL (1L<<31) | ||
6131 | |||
4752 | #define BNX2_MCP_CPU_MODE 0x00145000 | 6132 | #define BNX2_MCP_CPU_MODE 0x00145000 |
4753 | #define BNX2_MCP_CPU_MODE_LOCAL_RST (1L<<0) | 6133 | #define BNX2_MCP_CPU_MODE_LOCAL_RST (1L<<0) |
4754 | #define BNX2_MCP_CPU_MODE_STEP_ENA (1L<<1) | 6134 | #define BNX2_MCP_CPU_MODE_STEP_ENA (1L<<1) |
@@ -4768,7 +6148,7 @@ struct l2_fhdr { | |||
4768 | #define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) | 6148 | #define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3) |
4769 | #define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) | 6149 | #define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4) |
4770 | #define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) | 6150 | #define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5) |
4771 | #define BNX2_MCP_CPU_STATE_BAD_pc_HALTED (1L<<6) | 6151 | #define BNX2_MCP_CPU_STATE_BAD_PC_HALTED (1L<<6) |
4772 | #define BNX2_MCP_CPU_STATE_ALIGN_HALTED (1L<<7) | 6152 | #define BNX2_MCP_CPU_STATE_ALIGN_HALTED (1L<<7) |
4773 | #define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) | 6153 | #define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED (1L<<8) |
4774 | #define BNX2_MCP_CPU_STATE_SOFT_HALTED (1L<<10) | 6154 | #define BNX2_MCP_CPU_STATE_SOFT_HALTED (1L<<10) |
@@ -4816,7 +6196,7 @@ struct l2_fhdr { | |||
4816 | #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) | 6196 | #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2) |
4817 | 6197 | ||
4818 | #define BNX2_MCP_CPU_REG_FILE 0x00145200 | 6198 | #define BNX2_MCP_CPU_REG_FILE 0x00145200 |
4819 | #define BNX2_MCP_MCPQ_FTQ_DATA 0x001453c0 | 6199 | #define BNX2_MCP_MCPQ 0x001453c0 |
4820 | #define BNX2_MCP_MCPQ_FTQ_CMD 0x001453f8 | 6200 | #define BNX2_MCP_MCPQ_FTQ_CMD 0x001453f8 |
4821 | #define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET (0x3ffL<<0) | 6201 | #define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET (0x3ffL<<0) |
4822 | #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP (1L<<10) | 6202 | #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP (1L<<10) |
@@ -4971,6 +6351,7 @@ struct l2_fhdr { | |||
4971 | #define INVALID_CID_ADDR 0xffffffff | 6351 | #define INVALID_CID_ADDR 0xffffffff |
4972 | 6352 | ||
4973 | #define TX_CID 16 | 6353 | #define TX_CID 16 |
6354 | #define TX_TSS_CID 32 | ||
4974 | #define RX_CID 0 | 6355 | #define RX_CID 0 |
4975 | 6356 | ||
4976 | #define MB_TX_CID_ADDR MB_GET_CID_ADDR(TX_CID) | 6357 | #define MB_TX_CID_ADDR MB_GET_CID_ADDR(TX_CID) |
@@ -5056,6 +6437,8 @@ struct bnx2 { | |||
5056 | 6437 | ||
5057 | u32 tx_prod_bseq __attribute__((aligned(L1_CACHE_BYTES))); | 6438 | u32 tx_prod_bseq __attribute__((aligned(L1_CACHE_BYTES))); |
5058 | u16 tx_prod; | 6439 | u16 tx_prod; |
6440 | u32 tx_bidx_addr; | ||
6441 | u32 tx_bseq_addr; | ||
5059 | 6442 | ||
5060 | u16 tx_cons __attribute__((aligned(L1_CACHE_BYTES))); | 6443 | u16 tx_cons __attribute__((aligned(L1_CACHE_BYTES))); |
5061 | u16 hw_tx_cons; | 6444 | u16 hw_tx_cons; |
@@ -5112,6 +6495,7 @@ struct bnx2 { | |||
5112 | #define CHIP_NUM(bp) (((bp)->chip_id) & 0xffff0000) | 6495 | #define CHIP_NUM(bp) (((bp)->chip_id) & 0xffff0000) |
5113 | #define CHIP_NUM_5706 0x57060000 | 6496 | #define CHIP_NUM_5706 0x57060000 |
5114 | #define CHIP_NUM_5708 0x57080000 | 6497 | #define CHIP_NUM_5708 0x57080000 |
6498 | #define CHIP_NUM_5709 0x57090000 | ||
5115 | 6499 | ||
5116 | #define CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000) | 6500 | #define CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000) |
5117 | #define CHIP_REV_Ax 0x00000000 | 6501 | #define CHIP_REV_Ax 0x00000000 |
@@ -5174,6 +6558,10 @@ struct bnx2 { | |||
5174 | struct statistics_block *stats_blk; | 6558 | struct statistics_block *stats_blk; |
5175 | dma_addr_t stats_blk_mapping; | 6559 | dma_addr_t stats_blk_mapping; |
5176 | 6560 | ||
6561 | int ctx_pages; | ||
6562 | void *ctx_blk[4]; | ||
6563 | dma_addr_t ctx_blk_mapping[4]; | ||
6564 | |||
5177 | u32 hc_cmd; | 6565 | u32 hc_cmd; |
5178 | u32 rx_mode; | 6566 | u32 rx_mode; |
5179 | 6567 | ||