diff options
author | Alex Deucher <alexander.deucher@amd.com> | 2012-10-25 16:06:59 -0400 |
---|---|---|
committer | Alex Deucher <alexander.deucher@amd.com> | 2013-04-09 10:31:40 -0400 |
commit | 492d2b61b3c73345015b5601f493e9e92ea1a56e (patch) | |
tree | 0ccd48f6afaefe28ea0c028b0d298dd155837e46 /drivers/gpu/drm/radeon/r600.c | |
parent | 0363a559728e539051e29765f08f312c7b1dfde3 (diff) |
drm/radeon/kms: replace *REG32_PCIE_P with *REG32_PCIE_PORT
Avoid confusion with the *REG32_P mask macro.
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'drivers/gpu/drm/radeon/r600.c')
-rw-r--r-- | drivers/gpu/drm/radeon/r600.c | 40 |
1 files changed, 20 insertions, 20 deletions
diff --git a/drivers/gpu/drm/radeon/r600.c b/drivers/gpu/drm/radeon/r600.c index 7ce7b83c76f5..4b7c2d8ee004 100644 --- a/drivers/gpu/drm/radeon/r600.c +++ b/drivers/gpu/drm/radeon/r600.c | |||
@@ -4562,7 +4562,7 @@ void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes) | |||
4562 | break; | 4562 | break; |
4563 | } | 4563 | } |
4564 | 4564 | ||
4565 | link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL); | 4565 | link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL); |
4566 | 4566 | ||
4567 | if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) == | 4567 | if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) == |
4568 | (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT)) | 4568 | (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT)) |
@@ -4577,7 +4577,7 @@ void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes) | |||
4577 | R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE); | 4577 | R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE); |
4578 | link_width_cntl |= mask; | 4578 | link_width_cntl |= mask; |
4579 | 4579 | ||
4580 | WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); | 4580 | WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4581 | 4581 | ||
4582 | /* some northbridges can renegotiate the link rather than requiring | 4582 | /* some northbridges can renegotiate the link rather than requiring |
4583 | * a complete re-config. | 4583 | * a complete re-config. |
@@ -4588,7 +4588,7 @@ void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes) | |||
4588 | else | 4588 | else |
4589 | link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE; | 4589 | link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE; |
4590 | 4590 | ||
4591 | WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl | | 4591 | WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl | |
4592 | RADEON_PCIE_LC_RECONFIG_NOW)); | 4592 | RADEON_PCIE_LC_RECONFIG_NOW)); |
4593 | 4593 | ||
4594 | if (rdev->family >= CHIP_RV770) | 4594 | if (rdev->family >= CHIP_RV770) |
@@ -4619,7 +4619,7 @@ int r600_get_pcie_lanes(struct radeon_device *rdev) | |||
4619 | 4619 | ||
4620 | /* FIXME wait for idle */ | 4620 | /* FIXME wait for idle */ |
4621 | 4621 | ||
4622 | link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL); | 4622 | link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL); |
4623 | 4623 | ||
4624 | switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) { | 4624 | switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) { |
4625 | case RADEON_PCIE_LC_LINK_WIDTH_X0: | 4625 | case RADEON_PCIE_LC_LINK_WIDTH_X0: |
@@ -4669,7 +4669,7 @@ static void r600_pcie_gen2_enable(struct radeon_device *rdev) | |||
4669 | if (!(mask & DRM_PCIE_SPEED_50)) | 4669 | if (!(mask & DRM_PCIE_SPEED_50)) |
4670 | return; | 4670 | return; |
4671 | 4671 | ||
4672 | speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL); | 4672 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
4673 | if (speed_cntl & LC_CURRENT_DATA_RATE) { | 4673 | if (speed_cntl & LC_CURRENT_DATA_RATE) { |
4674 | DRM_INFO("PCIE gen 2 link speeds already enabled\n"); | 4674 | DRM_INFO("PCIE gen 2 link speeds already enabled\n"); |
4675 | return; | 4675 | return; |
@@ -4682,23 +4682,23 @@ static void r600_pcie_gen2_enable(struct radeon_device *rdev) | |||
4682 | (rdev->family == CHIP_RV620) || | 4682 | (rdev->family == CHIP_RV620) || |
4683 | (rdev->family == CHIP_RV635)) { | 4683 | (rdev->family == CHIP_RV635)) { |
4684 | /* advertise upconfig capability */ | 4684 | /* advertise upconfig capability */ |
4685 | link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL); | 4685 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); |
4686 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; | 4686 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; |
4687 | WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); | 4687 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4688 | link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL); | 4688 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); |
4689 | if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) { | 4689 | if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) { |
4690 | lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT; | 4690 | lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT; |
4691 | link_width_cntl &= ~(LC_LINK_WIDTH_MASK | | 4691 | link_width_cntl &= ~(LC_LINK_WIDTH_MASK | |
4692 | LC_RECONFIG_ARC_MISSING_ESCAPE); | 4692 | LC_RECONFIG_ARC_MISSING_ESCAPE); |
4693 | link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN; | 4693 | link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN; |
4694 | WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); | 4694 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4695 | } else { | 4695 | } else { |
4696 | link_width_cntl |= LC_UPCONFIGURE_DIS; | 4696 | link_width_cntl |= LC_UPCONFIGURE_DIS; |
4697 | WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); | 4697 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4698 | } | 4698 | } |
4699 | } | 4699 | } |
4700 | 4700 | ||
4701 | speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL); | 4701 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
4702 | if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) && | 4702 | if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) && |
4703 | (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) { | 4703 | (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) { |
4704 | 4704 | ||
@@ -4719,7 +4719,7 @@ static void r600_pcie_gen2_enable(struct radeon_device *rdev) | |||
4719 | speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK; | 4719 | speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK; |
4720 | speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE; | 4720 | speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE; |
4721 | speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE; | 4721 | speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE; |
4722 | WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl); | 4722 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
4723 | 4723 | ||
4724 | tmp = RREG32(0x541c); | 4724 | tmp = RREG32(0x541c); |
4725 | WREG32(0x541c, tmp | 0x8); | 4725 | WREG32(0x541c, tmp | 0x8); |
@@ -4733,27 +4733,27 @@ static void r600_pcie_gen2_enable(struct radeon_device *rdev) | |||
4733 | if ((rdev->family == CHIP_RV670) || | 4733 | if ((rdev->family == CHIP_RV670) || |
4734 | (rdev->family == CHIP_RV620) || | 4734 | (rdev->family == CHIP_RV620) || |
4735 | (rdev->family == CHIP_RV635)) { | 4735 | (rdev->family == CHIP_RV635)) { |
4736 | training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL); | 4736 | training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL); |
4737 | training_cntl &= ~LC_POINT_7_PLUS_EN; | 4737 | training_cntl &= ~LC_POINT_7_PLUS_EN; |
4738 | WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl); | 4738 | WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl); |
4739 | } else { | 4739 | } else { |
4740 | speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL); | 4740 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
4741 | speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN; | 4741 | speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN; |
4742 | WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl); | 4742 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
4743 | } | 4743 | } |
4744 | 4744 | ||
4745 | speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL); | 4745 | speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); |
4746 | speed_cntl |= LC_GEN2_EN_STRAP; | 4746 | speed_cntl |= LC_GEN2_EN_STRAP; |
4747 | WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl); | 4747 | WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl); |
4748 | 4748 | ||
4749 | } else { | 4749 | } else { |
4750 | link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL); | 4750 | link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL); |
4751 | /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */ | 4751 | /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */ |
4752 | if (1) | 4752 | if (1) |
4753 | link_width_cntl |= LC_UPCONFIGURE_DIS; | 4753 | link_width_cntl |= LC_UPCONFIGURE_DIS; |
4754 | else | 4754 | else |
4755 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; | 4755 | link_width_cntl &= ~LC_UPCONFIGURE_DIS; |
4756 | WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); | 4756 | WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl); |
4757 | } | 4757 | } |
4758 | } | 4758 | } |
4759 | 4759 | ||