diff options
author | Keith Packard <keithp@keithp.com> | 2008-10-14 22:55:10 -0400 |
---|---|---|
committer | Dave Airlie <airlied@linux.ie> | 2008-10-17 17:10:53 -0400 |
commit | ba1eb1d825fdef40f69871caf8e5842d00efbbc5 (patch) | |
tree | 73b45769022788532ee169c270e2792a229b1a40 /drivers/gpu/drm/i915/i915_gem.c | |
parent | 50aa253d820ad4577e2231202f2c8fd89f9dc4e6 (diff) |
i915: Map status page cached for chips with GTT-based HWS location.
This should improve performance by avoiding uncached reads by the CPU (the
point of having a status page), and may improve stability. This patch only
affects G33, GM45 and G45 chips as those are the only ones using GTT-based
HWS mappings.
Signed-off-by: Keith Packard <keithp@keithp.com>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
Diffstat (limited to 'drivers/gpu/drm/i915/i915_gem.c')
-rw-r--r-- | drivers/gpu/drm/i915/i915_gem.c | 28 |
1 files changed, 15 insertions, 13 deletions
diff --git a/drivers/gpu/drm/i915/i915_gem.c b/drivers/gpu/drm/i915/i915_gem.c index 94b9bdce0c75..99a86249bb1b 100644 --- a/drivers/gpu/drm/i915/i915_gem.c +++ b/drivers/gpu/drm/i915/i915_gem.c | |||
@@ -1159,7 +1159,8 @@ i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment) | |||
1159 | obj_priv->agp_mem = drm_agp_bind_pages(dev, | 1159 | obj_priv->agp_mem = drm_agp_bind_pages(dev, |
1160 | obj_priv->page_list, | 1160 | obj_priv->page_list, |
1161 | page_count, | 1161 | page_count, |
1162 | obj_priv->gtt_offset); | 1162 | obj_priv->gtt_offset, |
1163 | obj_priv->agp_type); | ||
1163 | if (obj_priv->agp_mem == NULL) { | 1164 | if (obj_priv->agp_mem == NULL) { |
1164 | i915_gem_object_free_page_list(obj); | 1165 | i915_gem_object_free_page_list(obj); |
1165 | drm_mm_put_block(obj_priv->gtt_space); | 1166 | drm_mm_put_block(obj_priv->gtt_space); |
@@ -2142,6 +2143,8 @@ int i915_gem_init_object(struct drm_gem_object *obj) | |||
2142 | obj->write_domain = I915_GEM_DOMAIN_CPU; | 2143 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
2143 | obj->read_domains = I915_GEM_DOMAIN_CPU; | 2144 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
2144 | 2145 | ||
2146 | obj_priv->agp_type = AGP_USER_MEMORY; | ||
2147 | |||
2145 | obj->driver_private = obj_priv; | 2148 | obj->driver_private = obj_priv; |
2146 | obj_priv->obj = obj; | 2149 | obj_priv->obj = obj; |
2147 | INIT_LIST_HEAD(&obj_priv->list); | 2150 | INIT_LIST_HEAD(&obj_priv->list); |
@@ -2311,6 +2314,7 @@ i915_gem_init_hws(struct drm_device *dev) | |||
2311 | return -ENOMEM; | 2314 | return -ENOMEM; |
2312 | } | 2315 | } |
2313 | obj_priv = obj->driver_private; | 2316 | obj_priv = obj->driver_private; |
2317 | obj_priv->agp_type = AGP_USER_CACHED_MEMORY; | ||
2314 | 2318 | ||
2315 | ret = i915_gem_object_pin(obj, 4096); | 2319 | ret = i915_gem_object_pin(obj, 4096); |
2316 | if (ret != 0) { | 2320 | if (ret != 0) { |
@@ -2319,25 +2323,18 @@ i915_gem_init_hws(struct drm_device *dev) | |||
2319 | } | 2323 | } |
2320 | 2324 | ||
2321 | dev_priv->status_gfx_addr = obj_priv->gtt_offset; | 2325 | dev_priv->status_gfx_addr = obj_priv->gtt_offset; |
2322 | dev_priv->hws_map.offset = dev->agp->base + obj_priv->gtt_offset; | ||
2323 | dev_priv->hws_map.size = 4096; | ||
2324 | dev_priv->hws_map.type = 0; | ||
2325 | dev_priv->hws_map.flags = 0; | ||
2326 | dev_priv->hws_map.mtrr = 0; | ||
2327 | 2326 | ||
2328 | /* Ioremapping here is the wrong thing to do. We want cached access. | 2327 | dev_priv->hw_status_page = kmap(obj_priv->page_list[0]); |
2329 | */ | 2328 | if (dev_priv->hw_status_page == NULL) { |
2330 | drm_core_ioremap_wc(&dev_priv->hws_map, dev); | ||
2331 | if (dev_priv->hws_map.handle == NULL) { | ||
2332 | DRM_ERROR("Failed to map status page.\n"); | 2329 | DRM_ERROR("Failed to map status page.\n"); |
2333 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); | 2330 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
2334 | drm_gem_object_unreference(obj); | 2331 | drm_gem_object_unreference(obj); |
2335 | return -EINVAL; | 2332 | return -EINVAL; |
2336 | } | 2333 | } |
2337 | dev_priv->hws_obj = obj; | 2334 | dev_priv->hws_obj = obj; |
2338 | dev_priv->hw_status_page = dev_priv->hws_map.handle; | ||
2339 | memset(dev_priv->hw_status_page, 0, PAGE_SIZE); | 2335 | memset(dev_priv->hw_status_page, 0, PAGE_SIZE); |
2340 | I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr); | 2336 | I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr); |
2337 | I915_READ(HWS_PGA); /* posting read */ | ||
2341 | DRM_DEBUG("hws offset: 0x%08x\n", dev_priv->status_gfx_addr); | 2338 | DRM_DEBUG("hws offset: 0x%08x\n", dev_priv->status_gfx_addr); |
2342 | 2339 | ||
2343 | return 0; | 2340 | return 0; |
@@ -2456,10 +2453,15 @@ i915_gem_cleanup_ringbuffer(struct drm_device *dev) | |||
2456 | memset(&dev_priv->ring, 0, sizeof(dev_priv->ring)); | 2453 | memset(&dev_priv->ring, 0, sizeof(dev_priv->ring)); |
2457 | 2454 | ||
2458 | if (dev_priv->hws_obj != NULL) { | 2455 | if (dev_priv->hws_obj != NULL) { |
2459 | i915_gem_object_unpin(dev_priv->hws_obj); | 2456 | struct drm_gem_object *obj = dev_priv->hws_obj; |
2460 | drm_gem_object_unreference(dev_priv->hws_obj); | 2457 | struct drm_i915_gem_object *obj_priv = obj->driver_private; |
2458 | |||
2459 | kunmap(obj_priv->page_list[0]); | ||
2460 | i915_gem_object_unpin(obj); | ||
2461 | drm_gem_object_unreference(obj); | ||
2461 | dev_priv->hws_obj = NULL; | 2462 | dev_priv->hws_obj = NULL; |
2462 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); | 2463 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
2464 | dev_priv->hw_status_page = NULL; | ||
2463 | 2465 | ||
2464 | /* Write high address into HWS_PGA when disabling. */ | 2466 | /* Write high address into HWS_PGA when disabling. */ |
2465 | I915_WRITE(HWS_PGA, 0x1ffff000); | 2467 | I915_WRITE(HWS_PGA, 0x1ffff000); |