diff options
author | Manuel Lauss <manuel.lauss@gmail.com> | 2014-07-23 10:36:57 -0400 |
---|---|---|
committer | Ralf Baechle <ralf@linux-mips.org> | 2014-07-30 08:12:00 -0400 |
commit | 72e1e2a30f67fc19a958be6c1818e7e6cb1573fe (patch) | |
tree | 517844fb7a69d47035fb979ddc106866f82d86ad /arch | |
parent | b6507596dfd6e7540c0939bc361cce8059432b71 (diff) |
MIPS: Alchemy: remove old clock support
With the clock framework in place, remove unused functions and bits,
and drop the CLK_IGNORE_UNUSED flag, which is now unneeded.
Signed-off-by: Manuel Lauss <manuel.lauss@gmail.com>
Cc: Linux-MIPS <linux-mips@linux-mips.org>
Patchwork: https://patchwork.linux-mips.org/patch/7473/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch')
-rw-r--r-- | arch/mips/alchemy/common/Makefile | 2 | ||||
-rw-r--r-- | arch/mips/alchemy/common/clock.c | 10 | ||||
-rw-r--r-- | arch/mips/alchemy/common/clocks.c | 86 | ||||
-rw-r--r-- | arch/mips/alchemy/common/setup.c | 15 | ||||
-rw-r--r-- | arch/mips/include/asm/mach-au1x00/au1000.h | 69 |
5 files changed, 5 insertions, 177 deletions
diff --git a/arch/mips/alchemy/common/Makefile b/arch/mips/alchemy/common/Makefile index c8dedcb23e8e..f64744f3b59f 100644 --- a/arch/mips/alchemy/common/Makefile +++ b/arch/mips/alchemy/common/Makefile | |||
@@ -5,7 +5,7 @@ | |||
5 | # Makefile for the Alchemy Au1xx0 CPUs, generic files. | 5 | # Makefile for the Alchemy Au1xx0 CPUs, generic files. |
6 | # | 6 | # |
7 | 7 | ||
8 | obj-y += prom.o time.o clock.o clocks.o platform.o power.o \ | 8 | obj-y += prom.o time.o clock.o platform.o power.o \ |
9 | setup.o sleeper.o dma.o dbdma.o vss.o irq.o usb.o | 9 | setup.o sleeper.o dma.o dbdma.o vss.o irq.o usb.o |
10 | 10 | ||
11 | # optional gpiolib support | 11 | # optional gpiolib support |
diff --git a/arch/mips/alchemy/common/clock.c b/arch/mips/alchemy/common/clock.c index 3cd4118e49fe..d7557cde271a 100644 --- a/arch/mips/alchemy/common/clock.c +++ b/arch/mips/alchemy/common/clock.c | |||
@@ -151,7 +151,7 @@ static struct clk __init *alchemy_clk_setup_cpu(const char *parent_name, | |||
151 | id.name = ALCHEMY_CPU_CLK; | 151 | id.name = ALCHEMY_CPU_CLK; |
152 | id.parent_names = &parent_name; | 152 | id.parent_names = &parent_name; |
153 | id.num_parents = 1; | 153 | id.num_parents = 1; |
154 | id.flags = CLK_IS_BASIC | CLK_IGNORE_UNUSED; | 154 | id.flags = CLK_IS_BASIC; |
155 | id.ops = &alchemy_clkops_cpu; | 155 | id.ops = &alchemy_clkops_cpu; |
156 | h->init = &id; | 156 | h->init = &id; |
157 | 157 | ||
@@ -236,7 +236,7 @@ static struct clk __init *alchemy_clk_setup_aux(const char *parent_name, | |||
236 | id.name = name; | 236 | id.name = name; |
237 | id.parent_names = &parent_name; | 237 | id.parent_names = &parent_name; |
238 | id.num_parents = 1; | 238 | id.num_parents = 1; |
239 | id.flags = CLK_GET_RATE_NOCACHE | CLK_IGNORE_UNUSED; | 239 | id.flags = CLK_GET_RATE_NOCACHE; |
240 | id.ops = &alchemy_clkops_aux; | 240 | id.ops = &alchemy_clkops_aux; |
241 | 241 | ||
242 | a->reg = reg; | 242 | a->reg = reg; |
@@ -743,8 +743,7 @@ static int __init alchemy_clk_init_fgens(int ctype) | |||
743 | default: | 743 | default: |
744 | return -ENODEV; | 744 | return -ENODEV; |
745 | } | 745 | } |
746 | id.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | | 746 | id.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE; |
747 | CLK_IGNORE_UNUSED; | ||
748 | 747 | ||
749 | a = kzalloc((sizeof(*a)) * 6, GFP_KERNEL); | 748 | a = kzalloc((sizeof(*a)) * 6, GFP_KERNEL); |
750 | if (!a) | 749 | if (!a) |
@@ -942,8 +941,7 @@ static int __init alchemy_clk_setup_imux(int ctype) | |||
942 | id.ops = &alchemy_clkops_csrc; | 941 | id.ops = &alchemy_clkops_csrc; |
943 | id.parent_names = (const char **)alchemy_clk_csrc_parents; | 942 | id.parent_names = (const char **)alchemy_clk_csrc_parents; |
944 | id.num_parents = 7; | 943 | id.num_parents = 7; |
945 | id.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | | 944 | id.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE; |
946 | CLK_IGNORE_UNUSED; | ||
947 | 945 | ||
948 | dt = alchemy_csrc_dt1; | 946 | dt = alchemy_csrc_dt1; |
949 | switch (ctype) { | 947 | switch (ctype) { |
diff --git a/arch/mips/alchemy/common/clocks.c b/arch/mips/alchemy/common/clocks.c deleted file mode 100644 index a4c7cd74cfe4..000000000000 --- a/arch/mips/alchemy/common/clocks.c +++ /dev/null | |||
@@ -1,86 +0,0 @@ | |||
1 | /* | ||
2 | * BRIEF MODULE DESCRIPTION | ||
3 | * Simple Au1xx0 clocks routines. | ||
4 | * | ||
5 | * Copyright 2001, 2008 MontaVista Software Inc. | ||
6 | * Author: MontaVista Software, Inc. <source@mvista.com> | ||
7 | * | ||
8 | * This program is free software; you can redistribute it and/or modify it | ||
9 | * under the terms of the GNU General Public License as published by the | ||
10 | * Free Software Foundation; either version 2 of the License, or (at your | ||
11 | * option) any later version. | ||
12 | * | ||
13 | * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED | ||
14 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | ||
15 | * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN | ||
16 | * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, | ||
17 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | ||
18 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF | ||
19 | * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON | ||
20 | * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | ||
21 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | ||
22 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
23 | * | ||
24 | * You should have received a copy of the GNU General Public License along | ||
25 | * with this program; if not, write to the Free Software Foundation, Inc., | ||
26 | * 675 Mass Ave, Cambridge, MA 02139, USA. | ||
27 | */ | ||
28 | |||
29 | #include <linux/module.h> | ||
30 | #include <linux/spinlock.h> | ||
31 | #include <asm/time.h> | ||
32 | #include <asm/mach-au1x00/au1000.h> | ||
33 | |||
34 | /* | ||
35 | * I haven't found anyone that doesn't use a 12 MHz source clock, | ||
36 | * but just in case..... | ||
37 | */ | ||
38 | #define AU1000_SRC_CLK 12000000 | ||
39 | |||
40 | static unsigned int au1x00_clock; /* Hz */ | ||
41 | |||
42 | /* | ||
43 | * Set the au1000_clock | ||
44 | */ | ||
45 | void set_au1x00_speed(unsigned int new_freq) | ||
46 | { | ||
47 | au1x00_clock = new_freq; | ||
48 | } | ||
49 | |||
50 | unsigned int get_au1x00_speed(void) | ||
51 | { | ||
52 | return au1x00_clock; | ||
53 | } | ||
54 | EXPORT_SYMBOL(get_au1x00_speed); | ||
55 | |||
56 | /* | ||
57 | * We read the real processor speed from the PLL. This is important | ||
58 | * because it is more accurate than computing it from the 32 KHz | ||
59 | * counter, if it exists. If we don't have an accurate processor | ||
60 | * speed, all of the peripherals that derive their clocks based on | ||
61 | * this advertised speed will introduce error and sometimes not work | ||
62 | * properly. This function is further convoluted to still allow configurations | ||
63 | * to do that in case they have really, really old silicon with a | ||
64 | * write-only PLL register. -- Dan | ||
65 | */ | ||
66 | unsigned long au1xxx_calc_clock(void) | ||
67 | { | ||
68 | unsigned long cpu_speed; | ||
69 | |||
70 | /* | ||
71 | * On early Au1000, sys_cpupll was write-only. Since these | ||
72 | * silicon versions of Au1000 are not sold by AMD, we don't bend | ||
73 | * over backwards trying to determine the frequency. | ||
74 | */ | ||
75 | if (au1xxx_cpu_has_pll_wo()) | ||
76 | cpu_speed = 396000000; | ||
77 | else | ||
78 | cpu_speed = (alchemy_rdsys(AU1000_SYS_CPUPLL) & 0x3f) * AU1000_SRC_CLK; | ||
79 | |||
80 | /* On Alchemy CPU:counter ratio is 1:1 */ | ||
81 | mips_hpt_frequency = cpu_speed; | ||
82 | |||
83 | set_au1x00_speed(cpu_speed); | ||
84 | |||
85 | return cpu_speed; | ||
86 | } | ||
diff --git a/arch/mips/alchemy/common/setup.c b/arch/mips/alchemy/common/setup.c index 8267e3c97721..ea8f41869e56 100644 --- a/arch/mips/alchemy/common/setup.c +++ b/arch/mips/alchemy/common/setup.c | |||
@@ -27,12 +27,9 @@ | |||
27 | 27 | ||
28 | #include <linux/init.h> | 28 | #include <linux/init.h> |
29 | #include <linux/ioport.h> | 29 | #include <linux/ioport.h> |
30 | #include <linux/jiffies.h> | ||
31 | #include <linux/module.h> | ||
32 | 30 | ||
33 | #include <asm/dma-coherence.h> | 31 | #include <asm/dma-coherence.h> |
34 | #include <asm/mipsregs.h> | 32 | #include <asm/mipsregs.h> |
35 | #include <asm/time.h> | ||
36 | 33 | ||
37 | #include <au1000.h> | 34 | #include <au1000.h> |
38 | 35 | ||
@@ -41,18 +38,6 @@ extern void set_cpuspec(void); | |||
41 | 38 | ||
42 | void __init plat_mem_setup(void) | 39 | void __init plat_mem_setup(void) |
43 | { | 40 | { |
44 | unsigned long est_freq; | ||
45 | |||
46 | /* determine core clock */ | ||
47 | est_freq = au1xxx_calc_clock(); | ||
48 | est_freq += 5000; /* round */ | ||
49 | est_freq -= est_freq % 10000; | ||
50 | printk(KERN_INFO "(PRId %08x) @ %lu.%02lu MHz\n", read_c0_prid(), | ||
51 | est_freq / 1000000, ((est_freq % 1000000) * 100) / 1000000); | ||
52 | |||
53 | /* this is faster than wasting cycles trying to approximate it */ | ||
54 | preset_lpj = (est_freq >> 1) / HZ; | ||
55 | |||
56 | if (au1xxx_cpu_needs_config_od()) | 41 | if (au1xxx_cpu_needs_config_od()) |
57 | /* Various early Au1xx0 errata corrected by this */ | 42 | /* Various early Au1xx0 errata corrected by this */ |
58 | set_c0_config(1 << 19); /* Set Config[OD] */ | 43 | set_c0_config(1 << 19); /* Set Config[OD] */ |
diff --git a/arch/mips/include/asm/mach-au1x00/au1000.h b/arch/mips/include/asm/mach-au1x00/au1000.h index e77b920cc9e7..a7eec3364a64 100644 --- a/arch/mips/include/asm/mach-au1x00/au1000.h +++ b/arch/mips/include/asm/mach-au1x00/au1000.h | |||
@@ -470,72 +470,8 @@ | |||
470 | 470 | ||
471 | /* Clock Controller */ | 471 | /* Clock Controller */ |
472 | #define AU1000_SYS_FREQCTRL0 0x20 | 472 | #define AU1000_SYS_FREQCTRL0 0x20 |
473 | # define SYS_FC_FRDIV2_BIT 22 | ||
474 | # define SYS_FC_FRDIV2_MASK (0xff << SYS_FC_FRDIV2_BIT) | ||
475 | # define SYS_FC_FE2 (1 << 21) | ||
476 | # define SYS_FC_FS2 (1 << 20) | ||
477 | # define SYS_FC_FRDIV1_BIT 12 | ||
478 | # define SYS_FC_FRDIV1_MASK (0xff << SYS_FC_FRDIV1_BIT) | ||
479 | # define SYS_FC_FE1 (1 << 11) | ||
480 | # define SYS_FC_FS1 (1 << 10) | ||
481 | # define SYS_FC_FRDIV0_BIT 2 | ||
482 | # define SYS_FC_FRDIV0_MASK (0xff << SYS_FC_FRDIV0_BIT) | ||
483 | # define SYS_FC_FE0 (1 << 1) | ||
484 | # define SYS_FC_FS0 (1 << 0) | ||
485 | #define AU1000_SYS_FREQCTRL1 0x24 | 473 | #define AU1000_SYS_FREQCTRL1 0x24 |
486 | # define SYS_FC_FRDIV5_BIT 22 | ||
487 | # define SYS_FC_FRDIV5_MASK (0xff << SYS_FC_FRDIV5_BIT) | ||
488 | # define SYS_FC_FE5 (1 << 21) | ||
489 | # define SYS_FC_FS5 (1 << 20) | ||
490 | # define SYS_FC_FRDIV4_BIT 12 | ||
491 | # define SYS_FC_FRDIV4_MASK (0xff << SYS_FC_FRDIV4_BIT) | ||
492 | # define SYS_FC_FE4 (1 << 11) | ||
493 | # define SYS_FC_FS4 (1 << 10) | ||
494 | # define SYS_FC_FRDIV3_BIT 2 | ||
495 | # define SYS_FC_FRDIV3_MASK (0xff << SYS_FC_FRDIV3_BIT) | ||
496 | # define SYS_FC_FE3 (1 << 1) | ||
497 | # define SYS_FC_FS3 (1 << 0) | ||
498 | #define AU1000_SYS_CLKSRC 0x28 | 474 | #define AU1000_SYS_CLKSRC 0x28 |
499 | # define SYS_CS_ME1_BIT 27 | ||
500 | # define SYS_CS_ME1_MASK (0x7 << SYS_CS_ME1_BIT) | ||
501 | # define SYS_CS_DE1 (1 << 26) | ||
502 | # define SYS_CS_CE1 (1 << 25) | ||
503 | # define SYS_CS_ME0_BIT 22 | ||
504 | # define SYS_CS_ME0_MASK (0x7 << SYS_CS_ME0_BIT) | ||
505 | # define SYS_CS_DE0 (1 << 21) | ||
506 | # define SYS_CS_CE0 (1 << 20) | ||
507 | # define SYS_CS_MI2_BIT 17 | ||
508 | # define SYS_CS_MI2_MASK (0x7 << SYS_CS_MI2_BIT) | ||
509 | # define SYS_CS_DI2 (1 << 16) | ||
510 | # define SYS_CS_CI2 (1 << 15) | ||
511 | |||
512 | # define SYS_CS_ML_BIT 7 | ||
513 | # define SYS_CS_ML_MASK (0x7 << SYS_CS_ML_BIT) | ||
514 | # define SYS_CS_DL (1 << 6) | ||
515 | # define SYS_CS_CL (1 << 5) | ||
516 | |||
517 | # define SYS_CS_MUH_BIT 12 | ||
518 | # define SYS_CS_MUH_MASK (0x7 << SYS_CS_MUH_BIT) | ||
519 | # define SYS_CS_DUH (1 << 11) | ||
520 | # define SYS_CS_CUH (1 << 10) | ||
521 | # define SYS_CS_MUD_BIT 7 | ||
522 | # define SYS_CS_MUD_MASK (0x7 << SYS_CS_MUD_BIT) | ||
523 | # define SYS_CS_DUD (1 << 6) | ||
524 | # define SYS_CS_CUD (1 << 5) | ||
525 | |||
526 | # define SYS_CS_MIR_BIT 2 | ||
527 | # define SYS_CS_MIR_MASK (0x7 << SYS_CS_MIR_BIT) | ||
528 | # define SYS_CS_DIR (1 << 1) | ||
529 | # define SYS_CS_CIR (1 << 0) | ||
530 | |||
531 | # define SYS_CS_MUX_AUX 0x1 | ||
532 | # define SYS_CS_MUX_FQ0 0x2 | ||
533 | # define SYS_CS_MUX_FQ1 0x3 | ||
534 | # define SYS_CS_MUX_FQ2 0x4 | ||
535 | # define SYS_CS_MUX_FQ3 0x5 | ||
536 | # define SYS_CS_MUX_FQ4 0x6 | ||
537 | # define SYS_CS_MUX_FQ5 0x7 | ||
538 | |||
539 | #define AU1000_SYS_CPUPLL 0x60 | 475 | #define AU1000_SYS_CPUPLL 0x60 |
540 | #define AU1000_SYS_AUXPLL 0x64 | 476 | #define AU1000_SYS_AUXPLL 0x64 |
541 | #define AU1300_SYS_AUXPLL2 0x68 | 477 | #define AU1300_SYS_AUXPLL2 0x68 |
@@ -841,11 +777,6 @@ static inline int alchemy_get_macs(int type) | |||
841 | return 0; | 777 | return 0; |
842 | } | 778 | } |
843 | 779 | ||
844 | /* arch/mips/au1000/common/clocks.c */ | ||
845 | extern void set_au1x00_speed(unsigned int new_freq); | ||
846 | extern unsigned int get_au1x00_speed(void); | ||
847 | extern unsigned long au1xxx_calc_clock(void); | ||
848 | |||
849 | /* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */ | 780 | /* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */ |
850 | void alchemy_sleep_au1000(void); | 781 | void alchemy_sleep_au1000(void); |
851 | void alchemy_sleep_au1550(void); | 782 | void alchemy_sleep_au1550(void); |