aboutsummaryrefslogtreecommitdiffstats
path: root/arch
diff options
context:
space:
mode:
authorRajendra Nayak <rnayak@ti.com>2012-05-14 03:20:38 -0400
committerPaul Walmsley <paul@pwsan.com>2012-11-12 21:10:19 -0500
commitb6827ad5b6a30771dafa2fa8493594e56ca87d5d (patch)
treea21d5ecd94c6203be7c9b5b79d3b742129bc2f0c /arch
parentd043d87cd33ef0a6bec707077ef88f4c020db4c8 (diff)
ARM: OMAP: clock: Get rid of some clkdm assocations within clks
It's suspected that some of the clockdomain associations with clocks can be removed from the clock data. Drop several of these associations to save diffstat and improve performance. Signed-off-by: Rajendra Nayak <rnayak@ti.com> [paul@pwsan.com: removed most of the changes in this patch; modified patch description] Signed-off-by: Paul Walmsley <paul@pwsan.com> Signed-off-by: Mike Turquette <mturquette@ti.com>
Diffstat (limited to 'arch')
-rw-r--r--arch/arm/mach-omap2/clock2420_data.c10
-rw-r--r--arch/arm/mach-omap2/clock2430_data.c10
-rw-r--r--arch/arm/mach-omap2/clock3xxx_data.c22
3 files changed, 0 insertions, 42 deletions
diff --git a/arch/arm/mach-omap2/clock2420_data.c b/arch/arm/mach-omap2/clock2420_data.c
index 608874b651e8..ec6d53965753 100644
--- a/arch/arm/mach-omap2/clock2420_data.c
+++ b/arch/arm/mach-omap2/clock2420_data.c
@@ -54,14 +54,12 @@ static struct clk func_32k_ck = {
54 .name = "func_32k_ck", 54 .name = "func_32k_ck",
55 .ops = &clkops_null, 55 .ops = &clkops_null,
56 .rate = 32768, 56 .rate = 32768,
57 .clkdm_name = "wkup_clkdm",
58}; 57};
59 58
60static struct clk secure_32k_ck = { 59static struct clk secure_32k_ck = {
61 .name = "secure_32k_ck", 60 .name = "secure_32k_ck",
62 .ops = &clkops_null, 61 .ops = &clkops_null,
63 .rate = 32768, 62 .rate = 32768,
64 .clkdm_name = "wkup_clkdm",
65}; 63};
66 64
67/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */ 65/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
@@ -85,7 +83,6 @@ static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
85 .name = "alt_ck", 83 .name = "alt_ck",
86 .ops = &clkops_null, 84 .ops = &clkops_null,
87 .rate = 54000000, 85 .rate = 54000000,
88 .clkdm_name = "wkup_clkdm",
89}; 86};
90 87
91/* Optional external clock input for McBSP CLKS */ 88/* Optional external clock input for McBSP CLKS */
@@ -179,7 +176,6 @@ static struct clk func_54m_ck = {
179 .name = "func_54m_ck", 176 .name = "func_54m_ck",
180 .ops = &clkops_null, 177 .ops = &clkops_null,
181 .parent = &apll54_ck, /* can also be alt_clk */ 178 .parent = &apll54_ck, /* can also be alt_clk */
182 .clkdm_name = "wkup_clkdm",
183 .init = &omap2_init_clksel_parent, 179 .init = &omap2_init_clksel_parent,
184 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), 180 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
185 .clksel_mask = OMAP24XX_54M_SOURCE_MASK, 181 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
@@ -240,7 +236,6 @@ static struct clk func_12m_ck = {
240 .ops = &clkops_null, 236 .ops = &clkops_null,
241 .parent = &func_48m_ck, 237 .parent = &func_48m_ck,
242 .fixed_div = 4, 238 .fixed_div = 4,
243 .clkdm_name = "wkup_clkdm",
244 .recalc = &omap_fixed_divisor_recalc, 239 .recalc = &omap_fixed_divisor_recalc,
245}; 240};
246 241
@@ -322,7 +317,6 @@ static struct clk sys_clkout = {
322 .name = "sys_clkout", 317 .name = "sys_clkout",
323 .ops = &clkops_null, 318 .ops = &clkops_null,
324 .parent = &sys_clkout_src, 319 .parent = &sys_clkout_src,
325 .clkdm_name = "wkup_clkdm",
326 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL, 320 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
327 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK, 321 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
328 .clksel = sys_clkout_clksel, 322 .clksel = sys_clkout_clksel,
@@ -358,7 +352,6 @@ static struct clk sys_clkout2 = {
358 .name = "sys_clkout2", 352 .name = "sys_clkout2",
359 .ops = &clkops_null, 353 .ops = &clkops_null,
360 .parent = &sys_clkout2_src, 354 .parent = &sys_clkout2_src,
361 .clkdm_name = "wkup_clkdm",
362 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL, 355 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
363 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK, 356 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
364 .clksel = sys_clkout2_clksel, 357 .clksel = sys_clkout2_clksel,
@@ -406,7 +399,6 @@ static struct clk mpu_ck = { /* Control cpu */
406 .name = "mpu_ck", 399 .name = "mpu_ck",
407 .ops = &clkops_null, 400 .ops = &clkops_null,
408 .parent = &core_ck, 401 .parent = &core_ck,
409 .clkdm_name = "mpu_clkdm",
410 .init = &omap2_init_clksel_parent, 402 .init = &omap2_init_clksel_parent,
411 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL), 403 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
412 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK, 404 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
@@ -540,7 +532,6 @@ static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
540 .name = "core_l3_ck", 532 .name = "core_l3_ck",
541 .ops = &clkops_null, 533 .ops = &clkops_null,
542 .parent = &core_ck, 534 .parent = &core_ck,
543 .clkdm_name = "core_l3_clkdm",
544 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), 535 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
545 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK, 536 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
546 .clksel = core_l3_clksel, 537 .clksel = core_l3_clksel,
@@ -596,7 +587,6 @@ static struct clk l4_ck = { /* used both as an ick and fck */
596 .name = "l4_ck", 587 .name = "l4_ck",
597 .ops = &clkops_null, 588 .ops = &clkops_null,
598 .parent = &core_l3_ck, 589 .parent = &core_l3_ck,
599 .clkdm_name = "core_l4_clkdm",
600 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), 590 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
601 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK, 591 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
602 .clksel = l4_clksel, 592 .clksel = l4_clksel,
diff --git a/arch/arm/mach-omap2/clock2430_data.c b/arch/arm/mach-omap2/clock2430_data.c
index b179b6ef4329..b2d2fb35d519 100644
--- a/arch/arm/mach-omap2/clock2430_data.c
+++ b/arch/arm/mach-omap2/clock2430_data.c
@@ -53,14 +53,12 @@ static struct clk func_32k_ck = {
53 .name = "func_32k_ck", 53 .name = "func_32k_ck",
54 .ops = &clkops_null, 54 .ops = &clkops_null,
55 .rate = 32768, 55 .rate = 32768,
56 .clkdm_name = "wkup_clkdm",
57}; 56};
58 57
59static struct clk secure_32k_ck = { 58static struct clk secure_32k_ck = {
60 .name = "secure_32k_ck", 59 .name = "secure_32k_ck",
61 .ops = &clkops_null, 60 .ops = &clkops_null,
62 .rate = 32768, 61 .rate = 32768,
63 .clkdm_name = "wkup_clkdm",
64}; 62};
65 63
66/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */ 64/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
@@ -84,7 +82,6 @@ static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
84 .name = "alt_ck", 82 .name = "alt_ck",
85 .ops = &clkops_null, 83 .ops = &clkops_null,
86 .rate = 54000000, 84 .rate = 54000000,
87 .clkdm_name = "wkup_clkdm",
88}; 85};
89 86
90/* Optional external clock input for McBSP CLKS */ 87/* Optional external clock input for McBSP CLKS */
@@ -178,7 +175,6 @@ static struct clk func_54m_ck = {
178 .name = "func_54m_ck", 175 .name = "func_54m_ck",
179 .ops = &clkops_null, 176 .ops = &clkops_null,
180 .parent = &apll54_ck, /* can also be alt_clk */ 177 .parent = &apll54_ck, /* can also be alt_clk */
181 .clkdm_name = "wkup_clkdm",
182 .init = &omap2_init_clksel_parent, 178 .init = &omap2_init_clksel_parent,
183 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), 179 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
184 .clksel_mask = OMAP24XX_54M_SOURCE_MASK, 180 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
@@ -215,7 +211,6 @@ static struct clk func_96m_ck = {
215 .name = "func_96m_ck", 211 .name = "func_96m_ck",
216 .ops = &clkops_null, 212 .ops = &clkops_null,
217 .parent = &apll96_ck, 213 .parent = &apll96_ck,
218 .clkdm_name = "wkup_clkdm",
219 .init = &omap2_init_clksel_parent, 214 .init = &omap2_init_clksel_parent,
220 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), 215 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
221 .clksel_mask = OMAP2430_96M_SOURCE_MASK, 216 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
@@ -260,7 +255,6 @@ static struct clk func_12m_ck = {
260 .ops = &clkops_null, 255 .ops = &clkops_null,
261 .parent = &func_48m_ck, 256 .parent = &func_48m_ck,
262 .fixed_div = 4, 257 .fixed_div = 4,
263 .clkdm_name = "wkup_clkdm",
264 .recalc = &omap_fixed_divisor_recalc, 258 .recalc = &omap_fixed_divisor_recalc,
265}; 259};
266 260
@@ -342,7 +336,6 @@ static struct clk sys_clkout = {
342 .name = "sys_clkout", 336 .name = "sys_clkout",
343 .ops = &clkops_null, 337 .ops = &clkops_null,
344 .parent = &sys_clkout_src, 338 .parent = &sys_clkout_src,
345 .clkdm_name = "wkup_clkdm",
346 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL, 339 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
347 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK, 340 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
348 .clksel = sys_clkout_clksel, 341 .clksel = sys_clkout_clksel,
@@ -387,7 +380,6 @@ static struct clk mpu_ck = { /* Control cpu */
387 .name = "mpu_ck", 380 .name = "mpu_ck",
388 .ops = &clkops_null, 381 .ops = &clkops_null,
389 .parent = &core_ck, 382 .parent = &core_ck,
390 .clkdm_name = "mpu_clkdm",
391 .init = &omap2_init_clksel_parent, 383 .init = &omap2_init_clksel_parent,
392 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL), 384 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
393 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK, 385 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
@@ -485,7 +477,6 @@ static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
485 .name = "core_l3_ck", 477 .name = "core_l3_ck",
486 .ops = &clkops_null, 478 .ops = &clkops_null,
487 .parent = &core_ck, 479 .parent = &core_ck,
488 .clkdm_name = "core_l3_clkdm",
489 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), 480 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
490 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK, 481 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
491 .clksel = core_l3_clksel, 482 .clksel = core_l3_clksel,
@@ -541,7 +532,6 @@ static struct clk l4_ck = { /* used both as an ick and fck */
541 .name = "l4_ck", 532 .name = "l4_ck",
542 .ops = &clkops_null, 533 .ops = &clkops_null,
543 .parent = &core_l3_ck, 534 .parent = &core_l3_ck,
544 .clkdm_name = "core_l4_clkdm",
545 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1), 535 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
546 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK, 536 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
547 .clksel = l4_clksel, 537 .clksel = l4_clksel,
diff --git a/arch/arm/mach-omap2/clock3xxx_data.c b/arch/arm/mach-omap2/clock3xxx_data.c
index 6cca19953950..eaa7f2f233c2 100644
--- a/arch/arm/mach-omap2/clock3xxx_data.c
+++ b/arch/arm/mach-omap2/clock3xxx_data.c
@@ -300,7 +300,6 @@ static struct clk dpll1_x2_ck = {
300 .name = "dpll1_x2_ck", 300 .name = "dpll1_x2_ck",
301 .ops = &clkops_null, 301 .ops = &clkops_null,
302 .parent = &dpll1_ck, 302 .parent = &dpll1_ck,
303 .clkdm_name = "dpll1_clkdm",
304 .recalc = &omap3_clkoutx2_recalc, 303 .recalc = &omap3_clkoutx2_recalc,
305}; 304};
306 305
@@ -322,7 +321,6 @@ static struct clk dpll1_x2m2_ck = {
322 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL), 321 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
323 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK, 322 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
324 .clksel = div16_dpll1_x2m2_clksel, 323 .clksel = div16_dpll1_x2m2_clksel,
325 .clkdm_name = "dpll1_clkdm",
326 .recalc = &omap2_clksel_recalc, 324 .recalc = &omap2_clksel_recalc,
327}; 325};
328 326
@@ -382,7 +380,6 @@ static struct clk dpll2_m2_ck = {
382 OMAP3430_CM_CLKSEL2_PLL), 380 OMAP3430_CM_CLKSEL2_PLL),
383 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK, 381 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
384 .clksel = div16_dpll2_m2x2_clksel, 382 .clksel = div16_dpll2_m2x2_clksel,
385 .clkdm_name = "dpll2_clkdm",
386 .recalc = &omap2_clksel_recalc, 383 .recalc = &omap2_clksel_recalc,
387}; 384};
388 385
@@ -430,7 +427,6 @@ static struct clk dpll3_x2_ck = {
430 .name = "dpll3_x2_ck", 427 .name = "dpll3_x2_ck",
431 .ops = &clkops_null, 428 .ops = &clkops_null,
432 .parent = &dpll3_ck, 429 .parent = &dpll3_ck,
433 .clkdm_name = "dpll3_clkdm",
434 .recalc = &omap3_clkoutx2_recalc, 430 .recalc = &omap3_clkoutx2_recalc,
435}; 431};
436 432
@@ -483,7 +479,6 @@ static struct clk dpll3_m2_ck = {
483 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), 479 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
484 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK, 480 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
485 .clksel = div31_dpll3m2_clksel, 481 .clksel = div31_dpll3m2_clksel,
486 .clkdm_name = "dpll3_clkdm",
487 .round_rate = &omap2_clksel_round_rate, 482 .round_rate = &omap2_clksel_round_rate,
488 .set_rate = &omap3_core_dpll_m2_set_rate, 483 .set_rate = &omap3_core_dpll_m2_set_rate,
489 .recalc = &omap2_clksel_recalc, 484 .recalc = &omap2_clksel_recalc,
@@ -500,7 +495,6 @@ static struct clk dpll3_m2x2_ck = {
500 .name = "dpll3_m2x2_ck", 495 .name = "dpll3_m2x2_ck",
501 .ops = &clkops_null, 496 .ops = &clkops_null,
502 .parent = &dpll3_m2_ck, 497 .parent = &dpll3_m2_ck,
503 .clkdm_name = "dpll3_clkdm",
504 .recalc = &omap3_clkoutx2_recalc, 498 .recalc = &omap3_clkoutx2_recalc,
505}; 499};
506 500
@@ -519,7 +513,6 @@ static struct clk dpll3_m3_ck = {
519 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 513 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
520 .clksel_mask = OMAP3430_DIV_DPLL3_MASK, 514 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
521 .clksel = div16_dpll3_clksel, 515 .clksel = div16_dpll3_clksel,
522 .clkdm_name = "dpll3_clkdm",
523 .recalc = &omap2_clksel_recalc, 516 .recalc = &omap2_clksel_recalc,
524}; 517};
525 518
@@ -614,7 +607,6 @@ static struct clk dpll4_x2_ck = {
614 .name = "dpll4_x2_ck", 607 .name = "dpll4_x2_ck",
615 .ops = &clkops_null, 608 .ops = &clkops_null,
616 .parent = &dpll4_ck, 609 .parent = &dpll4_ck,
617 .clkdm_name = "dpll4_clkdm",
618 .recalc = &omap3_clkoutx2_recalc, 610 .recalc = &omap3_clkoutx2_recalc,
619}; 611};
620 612
@@ -632,7 +624,6 @@ static struct clk dpll4_m2_ck = {
632 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3), 624 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
633 .clksel_mask = OMAP3630_DIV_96M_MASK, 625 .clksel_mask = OMAP3630_DIV_96M_MASK,
634 .clksel = dpll4_clksel, 626 .clksel = dpll4_clksel,
635 .clkdm_name = "dpll4_clkdm",
636 .recalc = &omap2_clksel_recalc, 627 .recalc = &omap2_clksel_recalc,
637}; 628};
638 629
@@ -735,7 +726,6 @@ static struct clk dpll4_m3_ck = {
735 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL), 726 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
736 .clksel_mask = OMAP3630_CLKSEL_TV_MASK, 727 .clksel_mask = OMAP3630_CLKSEL_TV_MASK,
737 .clksel = dpll4_clksel, 728 .clksel = dpll4_clksel,
738 .clkdm_name = "dpll4_clkdm",
739 .recalc = &omap2_clksel_recalc, 729 .recalc = &omap2_clksel_recalc,
740}; 730};
741 731
@@ -820,7 +810,6 @@ static struct clk dpll4_m4_ck = {
820 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL), 810 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
821 .clksel_mask = OMAP3630_CLKSEL_DSS1_MASK, 811 .clksel_mask = OMAP3630_CLKSEL_DSS1_MASK,
822 .clksel = dpll4_clksel, 812 .clksel = dpll4_clksel,
823 .clkdm_name = "dpll4_clkdm",
824 .recalc = &omap2_clksel_recalc, 813 .recalc = &omap2_clksel_recalc,
825 .set_rate = &omap2_clksel_set_rate, 814 .set_rate = &omap2_clksel_set_rate,
826 .round_rate = &omap2_clksel_round_rate, 815 .round_rate = &omap2_clksel_round_rate,
@@ -847,7 +836,6 @@ static struct clk dpll4_m5_ck = {
847 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL), 836 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
848 .clksel_mask = OMAP3630_CLKSEL_CAM_MASK, 837 .clksel_mask = OMAP3630_CLKSEL_CAM_MASK,
849 .clksel = dpll4_clksel, 838 .clksel = dpll4_clksel,
850 .clkdm_name = "dpll4_clkdm",
851 .set_rate = &omap2_clksel_set_rate, 839 .set_rate = &omap2_clksel_set_rate,
852 .round_rate = &omap2_clksel_round_rate, 840 .round_rate = &omap2_clksel_round_rate,
853 .recalc = &omap2_clksel_recalc, 841 .recalc = &omap2_clksel_recalc,
@@ -874,7 +862,6 @@ static struct clk dpll4_m6_ck = {
874 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 862 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
875 .clksel_mask = OMAP3630_DIV_DPLL4_MASK, 863 .clksel_mask = OMAP3630_DIV_DPLL4_MASK,
876 .clksel = dpll4_clksel, 864 .clksel = dpll4_clksel,
877 .clkdm_name = "dpll4_clkdm",
878 .recalc = &omap2_clksel_recalc, 865 .recalc = &omap2_clksel_recalc,
879}; 866};
880 867
@@ -948,7 +935,6 @@ static struct clk dpll5_m2_ck = {
948 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5), 935 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
949 .clksel_mask = OMAP3430ES2_DIV_120M_MASK, 936 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
950 .clksel = div16_dpll5_clksel, 937 .clksel = div16_dpll5_clksel,
951 .clkdm_name = "dpll5_clkdm",
952 .recalc = &omap2_clksel_recalc, 938 .recalc = &omap2_clksel_recalc,
953}; 939};
954 940
@@ -1087,7 +1073,6 @@ static struct clk arm_fck = {
1087 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL), 1073 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1088 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK, 1074 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1089 .clksel = arm_fck_clksel, 1075 .clksel = arm_fck_clksel,
1090 .clkdm_name = "mpu_clkdm",
1091 .recalc = &omap2_clksel_recalc, 1076 .recalc = &omap2_clksel_recalc,
1092}; 1077};
1093 1078
@@ -1140,7 +1125,6 @@ static struct clk l3_ick = {
1140 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), 1125 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1141 .clksel_mask = OMAP3430_CLKSEL_L3_MASK, 1126 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1142 .clksel = div2_core_clksel, 1127 .clksel = div2_core_clksel,
1143 .clkdm_name = "core_l3_clkdm",
1144 .recalc = &omap2_clksel_recalc, 1128 .recalc = &omap2_clksel_recalc,
1145}; 1129};
1146 1130
@@ -1157,7 +1141,6 @@ static struct clk l4_ick = {
1157 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL), 1141 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1158 .clksel_mask = OMAP3430_CLKSEL_L4_MASK, 1142 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1159 .clksel = div2_l3_clksel, 1143 .clksel = div2_l3_clksel,
1160 .clkdm_name = "core_l4_clkdm",
1161 .recalc = &omap2_clksel_recalc, 1144 .recalc = &omap2_clksel_recalc,
1162 1145
1163}; 1146};
@@ -2968,7 +2951,6 @@ static struct clk pclk_fck = {
2968 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 2951 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2969 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK, 2952 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2970 .clksel = pclk_emu_clksel, 2953 .clksel = pclk_emu_clksel,
2971 .clkdm_name = "emu_clkdm",
2972 .recalc = &omap2_clksel_recalc, 2954 .recalc = &omap2_clksel_recalc,
2973}; 2955};
2974 2956
@@ -2991,7 +2973,6 @@ static struct clk pclkx2_fck = {
2991 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 2973 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2992 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK, 2974 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2993 .clksel = pclkx2_emu_clksel, 2975 .clksel = pclkx2_emu_clksel,
2994 .clkdm_name = "emu_clkdm",
2995 .recalc = &omap2_clksel_recalc, 2976 .recalc = &omap2_clksel_recalc,
2996}; 2977};
2997 2978
@@ -3007,7 +2988,6 @@ static struct clk atclk_fck = {
3007 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 2988 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3008 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK, 2989 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
3009 .clksel = atclk_emu_clksel, 2990 .clksel = atclk_emu_clksel,
3010 .clkdm_name = "emu_clkdm",
3011 .recalc = &omap2_clksel_recalc, 2991 .recalc = &omap2_clksel_recalc,
3012}; 2992};
3013 2993
@@ -3018,7 +2998,6 @@ static struct clk traceclk_src_fck = {
3018 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 2998 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3019 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK, 2999 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
3020 .clksel = emu_src_clksel, 3000 .clksel = emu_src_clksel,
3021 .clkdm_name = "emu_clkdm",
3022 .recalc = &omap2_clksel_recalc, 3001 .recalc = &omap2_clksel_recalc,
3023}; 3002};
3024 3003
@@ -3041,7 +3020,6 @@ static struct clk traceclk_fck = {
3041 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1), 3020 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3042 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK, 3021 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
3043 .clksel = traceclk_clksel, 3022 .clksel = traceclk_clksel,
3044 .clkdm_name = "emu_clkdm",
3045 .recalc = &omap2_clksel_recalc, 3023 .recalc = &omap2_clksel_recalc,
3046}; 3024};
3047 3025