aboutsummaryrefslogtreecommitdiffstats
path: root/arch/sh/mm/cache-sh4.c
diff options
context:
space:
mode:
authorPaul Mundt <lethal@linux-sh.org>2009-08-14 22:11:16 -0400
committerPaul Mundt <lethal@linux-sh.org>2009-08-14 22:11:16 -0400
commit27d59ec1709817a90aa3ab7169f60994a89ad2f5 (patch)
treec9aca1b3474d1ef076cecb07a4ccb42c126c4acf /arch/sh/mm/cache-sh4.c
parentecba1060583635ab55092072441ff903b5e9a659 (diff)
sh: Move alias computation to shared cache init.
This migrates the alias computation and printing of probed cache parameters from the SH-4 code to the shared cpu_cache_init(). This permits other platforms with aliases to make use of the same probe logic without having to roll their own, and also produces consistent output regardless of platform. Signed-off-by: Paul Mundt <lethal@linux-sh.org>
Diffstat (limited to 'arch/sh/mm/cache-sh4.c')
-rw-r--r--arch/sh/mm/cache-sh4.c58
1 files changed, 5 insertions, 53 deletions
diff --git a/arch/sh/mm/cache-sh4.c b/arch/sh/mm/cache-sh4.c
index df2eb87f1524..4ac844b1432f 100644
--- a/arch/sh/mm/cache-sh4.c
+++ b/arch/sh/mm/cache-sh4.c
@@ -44,61 +44,15 @@ static void __flush_cache_4096(unsigned long addr, unsigned long phys,
44static void (*__flush_dcache_segment_fn)(unsigned long, unsigned long) = 44static void (*__flush_dcache_segment_fn)(unsigned long, unsigned long) =
45 (void (*)(unsigned long, unsigned long))0xdeadbeef; 45 (void (*)(unsigned long, unsigned long))0xdeadbeef;
46 46
47static void compute_alias(struct cache_info *c)
48{
49 c->alias_mask = ((c->sets - 1) << c->entry_shift) & ~(PAGE_SIZE - 1);
50 c->n_aliases = c->alias_mask ? (c->alias_mask >> PAGE_SHIFT) + 1 : 0;
51}
52
53static void __init emit_cache_params(void)
54{
55 printk("PVR=%08x CVR=%08x PRR=%08x\n",
56 ctrl_inl(CCN_PVR),
57 ctrl_inl(CCN_CVR),
58 ctrl_inl(CCN_PRR));
59 printk("I-cache : n_ways=%d n_sets=%d way_incr=%d\n",
60 boot_cpu_data.icache.ways,
61 boot_cpu_data.icache.sets,
62 boot_cpu_data.icache.way_incr);
63 printk("I-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
64 boot_cpu_data.icache.entry_mask,
65 boot_cpu_data.icache.alias_mask,
66 boot_cpu_data.icache.n_aliases);
67 printk("D-cache : n_ways=%d n_sets=%d way_incr=%d\n",
68 boot_cpu_data.dcache.ways,
69 boot_cpu_data.dcache.sets,
70 boot_cpu_data.dcache.way_incr);
71 printk("D-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
72 boot_cpu_data.dcache.entry_mask,
73 boot_cpu_data.dcache.alias_mask,
74 boot_cpu_data.dcache.n_aliases);
75
76 /*
77 * Emit Secondary Cache parameters if the CPU has a probed L2.
78 */
79 if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) {
80 printk("S-cache : n_ways=%d n_sets=%d way_incr=%d\n",
81 boot_cpu_data.scache.ways,
82 boot_cpu_data.scache.sets,
83 boot_cpu_data.scache.way_incr);
84 printk("S-cache : entry_mask=0x%08x alias_mask=0x%08x n_aliases=%d\n",
85 boot_cpu_data.scache.entry_mask,
86 boot_cpu_data.scache.alias_mask,
87 boot_cpu_data.scache.n_aliases);
88 }
89
90 if (!__flush_dcache_segment_fn)
91 panic("unknown number of cache ways\n");
92}
93
94/* 47/*
95 * SH-4 has virtually indexed and physically tagged cache. 48 * SH-4 has virtually indexed and physically tagged cache.
96 */ 49 */
97void __init sh4_cache_init(void) 50void __init sh4_cache_init(void)
98{ 51{
99 compute_alias(&boot_cpu_data.icache); 52 printk("PVR=%08x CVR=%08x PRR=%08x\n",
100 compute_alias(&boot_cpu_data.dcache); 53 ctrl_inl(CCN_PVR),
101 compute_alias(&boot_cpu_data.scache); 54 ctrl_inl(CCN_CVR),
55 ctrl_inl(CCN_PRR));
102 56
103 switch (boot_cpu_data.dcache.ways) { 57 switch (boot_cpu_data.dcache.ways) {
104 case 1: 58 case 1:
@@ -111,11 +65,9 @@ void __init sh4_cache_init(void)
111 __flush_dcache_segment_fn = __flush_dcache_segment_4way; 65 __flush_dcache_segment_fn = __flush_dcache_segment_4way;
112 break; 66 break;
113 default: 67 default:
114 __flush_dcache_segment_fn = NULL; 68 panic("unknown number of cache ways\n");
115 break; 69 break;
116 } 70 }
117
118 emit_cache_params();
119} 71}
120 72
121/* 73/*