diff options
author | Stephen Rothwell <sfr@canb.auug.org.au> | 2005-10-16 21:50:32 -0400 |
---|---|---|
committer | Stephen Rothwell <sfr@canb.auug.org.au> | 2005-10-16 21:50:32 -0400 |
commit | 7dffb72028bfd909ac51a1546d182de2df4d2426 (patch) | |
tree | c465c35642872973543f710f8aa06b955b84f7e5 /arch/ppc/platforms | |
parent | cf764855620aa1aa5b134687ca18b841ac9be4c7 (diff) |
ppc32: use L1_CACHE_SHIFT/L1_CACHE_BYTES
instead of L1_CACHE_LINE_SIZE and LG_L1_CACHE_LINE_SIZE
Signed-off-by: Stephen Rothwell <sfr@canb.auug.org.au>
Diffstat (limited to 'arch/ppc/platforms')
-rw-r--r-- | arch/ppc/platforms/katana.c | 2 | ||||
-rw-r--r-- | arch/ppc/platforms/pmac_sleep.S | 4 |
2 files changed, 3 insertions, 3 deletions
diff --git a/arch/ppc/platforms/katana.c b/arch/ppc/platforms/katana.c index 3eb611e23f69..a301c5ac58dd 100644 --- a/arch/ppc/platforms/katana.c +++ b/arch/ppc/platforms/katana.c | |||
@@ -521,7 +521,7 @@ katana_fixup_resources(struct pci_dev *dev) | |||
521 | { | 521 | { |
522 | u16 v16; | 522 | u16 v16; |
523 | 523 | ||
524 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, L1_CACHE_LINE_SIZE>>2); | 524 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, L1_CACHE_BYTES>>2); |
525 | 525 | ||
526 | pci_read_config_word(dev, PCI_COMMAND, &v16); | 526 | pci_read_config_word(dev, PCI_COMMAND, &v16); |
527 | v16 |= PCI_COMMAND_INVALIDATE | PCI_COMMAND_FAST_BACK; | 527 | v16 |= PCI_COMMAND_INVALIDATE | PCI_COMMAND_FAST_BACK; |
diff --git a/arch/ppc/platforms/pmac_sleep.S b/arch/ppc/platforms/pmac_sleep.S index 88419c77ac43..22b113d19b24 100644 --- a/arch/ppc/platforms/pmac_sleep.S +++ b/arch/ppc/platforms/pmac_sleep.S | |||
@@ -387,10 +387,10 @@ turn_on_mmu: | |||
387 | #endif /* defined(CONFIG_PM) || defined(CONFIG_CPU_FREQ) */ | 387 | #endif /* defined(CONFIG_PM) || defined(CONFIG_CPU_FREQ) */ |
388 | 388 | ||
389 | .section .data | 389 | .section .data |
390 | .balign L1_CACHE_LINE_SIZE | 390 | .balign L1_CACHE_BYTES |
391 | sleep_storage: | 391 | sleep_storage: |
392 | .long 0 | 392 | .long 0 |
393 | .balign L1_CACHE_LINE_SIZE, 0 | 393 | .balign L1_CACHE_BYTES, 0 |
394 | 394 | ||
395 | #endif /* CONFIG_6xx */ | 395 | #endif /* CONFIG_6xx */ |
396 | .section .text | 396 | .section .text |