diff options
author | Linus Torvalds <torvalds@ppc970.osdl.org> | 2005-04-16 18:20:36 -0400 |
---|---|---|
committer | Linus Torvalds <torvalds@ppc970.osdl.org> | 2005-04-16 18:20:36 -0400 |
commit | 1da177e4c3f41524e886b7f1b8a0c1fc7321cac2 (patch) | |
tree | 0bba044c4ce775e45a88a51686b5d9f90697ea9d /arch/ppc/kernel/head_44x.S |
Linux-2.6.12-rc2v2.6.12-rc2
Initial git repository build. I'm not bothering with the full history,
even though we have it. We can create a separate "historical" git
archive of that later if we want to, and in the meantime it's about
3.2GB when imported into git - space that would just make the early
git days unnecessarily complicated, when we don't have a lot of good
infrastructure for it.
Let it rip!
Diffstat (limited to 'arch/ppc/kernel/head_44x.S')
-rw-r--r-- | arch/ppc/kernel/head_44x.S | 753 |
1 files changed, 753 insertions, 0 deletions
diff --git a/arch/ppc/kernel/head_44x.S b/arch/ppc/kernel/head_44x.S new file mode 100644 index 000000000000..9ed8165a3d6c --- /dev/null +++ b/arch/ppc/kernel/head_44x.S | |||
@@ -0,0 +1,753 @@ | |||
1 | /* | ||
2 | * arch/ppc/kernel/head_44x.S | ||
3 | * | ||
4 | * Kernel execution entry point code. | ||
5 | * | ||
6 | * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org> | ||
7 | * Initial PowerPC version. | ||
8 | * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu> | ||
9 | * Rewritten for PReP | ||
10 | * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au> | ||
11 | * Low-level exception handers, MMU support, and rewrite. | ||
12 | * Copyright (c) 1997 Dan Malek <dmalek@jlc.net> | ||
13 | * PowerPC 8xx modifications. | ||
14 | * Copyright (c) 1998-1999 TiVo, Inc. | ||
15 | * PowerPC 403GCX modifications. | ||
16 | * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> | ||
17 | * PowerPC 403GCX/405GP modifications. | ||
18 | * Copyright 2000 MontaVista Software Inc. | ||
19 | * PPC405 modifications | ||
20 | * PowerPC 403GCX/405GP modifications. | ||
21 | * Author: MontaVista Software, Inc. | ||
22 | * frank_rowand@mvista.com or source@mvista.com | ||
23 | * debbie_chu@mvista.com | ||
24 | * Copyright 2002-2005 MontaVista Software, Inc. | ||
25 | * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org> | ||
26 | * | ||
27 | * This program is free software; you can redistribute it and/or modify it | ||
28 | * under the terms of the GNU General Public License as published by the | ||
29 | * Free Software Foundation; either version 2 of the License, or (at your | ||
30 | * option) any later version. | ||
31 | */ | ||
32 | |||
33 | #include <linux/config.h> | ||
34 | #include <asm/processor.h> | ||
35 | #include <asm/page.h> | ||
36 | #include <asm/mmu.h> | ||
37 | #include <asm/pgtable.h> | ||
38 | #include <asm/ibm4xx.h> | ||
39 | #include <asm/ibm44x.h> | ||
40 | #include <asm/cputable.h> | ||
41 | #include <asm/thread_info.h> | ||
42 | #include <asm/ppc_asm.h> | ||
43 | #include <asm/offsets.h> | ||
44 | #include "head_booke.h" | ||
45 | |||
46 | |||
47 | /* As with the other PowerPC ports, it is expected that when code | ||
48 | * execution begins here, the following registers contain valid, yet | ||
49 | * optional, information: | ||
50 | * | ||
51 | * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.) | ||
52 | * r4 - Starting address of the init RAM disk | ||
53 | * r5 - Ending address of the init RAM disk | ||
54 | * r6 - Start of kernel command line string (e.g. "mem=128") | ||
55 | * r7 - End of kernel command line string | ||
56 | * | ||
57 | */ | ||
58 | .text | ||
59 | _GLOBAL(_stext) | ||
60 | _GLOBAL(_start) | ||
61 | /* | ||
62 | * Reserve a word at a fixed location to store the address | ||
63 | * of abatron_pteptrs | ||
64 | */ | ||
65 | nop | ||
66 | /* | ||
67 | * Save parameters we are passed | ||
68 | */ | ||
69 | mr r31,r3 | ||
70 | mr r30,r4 | ||
71 | mr r29,r5 | ||
72 | mr r28,r6 | ||
73 | mr r27,r7 | ||
74 | li r24,0 /* CPU number */ | ||
75 | |||
76 | /* | ||
77 | * Set up the initial MMU state | ||
78 | * | ||
79 | * We are still executing code at the virtual address | ||
80 | * mappings set by the firmware for the base of RAM. | ||
81 | * | ||
82 | * We first invalidate all TLB entries but the one | ||
83 | * we are running from. We then load the KERNELBASE | ||
84 | * mappings so we can begin to use kernel addresses | ||
85 | * natively and so the interrupt vector locations are | ||
86 | * permanently pinned (necessary since Book E | ||
87 | * implementations always have translation enabled). | ||
88 | * | ||
89 | * TODO: Use the known TLB entry we are running from to | ||
90 | * determine which physical region we are located | ||
91 | * in. This can be used to determine where in RAM | ||
92 | * (on a shared CPU system) or PCI memory space | ||
93 | * (on a DRAMless system) we are located. | ||
94 | * For now, we assume a perfect world which means | ||
95 | * we are located at the base of DRAM (physical 0). | ||
96 | */ | ||
97 | |||
98 | /* | ||
99 | * Search TLB for entry that we are currently using. | ||
100 | * Invalidate all entries but the one we are using. | ||
101 | */ | ||
102 | /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */ | ||
103 | mfspr r3,SPRN_PID /* Get PID */ | ||
104 | mfmsr r4 /* Get MSR */ | ||
105 | andi. r4,r4,MSR_IS@l /* TS=1? */ | ||
106 | beq wmmucr /* If not, leave STS=0 */ | ||
107 | oris r3,r3,PPC44x_MMUCR_STS@h /* Set STS=1 */ | ||
108 | wmmucr: mtspr SPRN_MMUCR,r3 /* Put MMUCR */ | ||
109 | sync | ||
110 | |||
111 | bl invstr /* Find our address */ | ||
112 | invstr: mflr r5 /* Make it accessible */ | ||
113 | tlbsx r23,0,r5 /* Find entry we are in */ | ||
114 | li r4,0 /* Start at TLB entry 0 */ | ||
115 | li r3,0 /* Set PAGEID inval value */ | ||
116 | 1: cmpw r23,r4 /* Is this our entry? */ | ||
117 | beq skpinv /* If so, skip the inval */ | ||
118 | tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */ | ||
119 | skpinv: addi r4,r4,1 /* Increment */ | ||
120 | cmpwi r4,64 /* Are we done? */ | ||
121 | bne 1b /* If not, repeat */ | ||
122 | isync /* If so, context change */ | ||
123 | |||
124 | /* | ||
125 | * Configure and load pinned entry into TLB slot 63. | ||
126 | */ | ||
127 | |||
128 | lis r3,KERNELBASE@h /* Load the kernel virtual address */ | ||
129 | ori r3,r3,KERNELBASE@l | ||
130 | |||
131 | /* Kernel is at the base of RAM */ | ||
132 | li r4, 0 /* Load the kernel physical address */ | ||
133 | |||
134 | /* Load the kernel PID = 0 */ | ||
135 | li r0,0 | ||
136 | mtspr SPRN_PID,r0 | ||
137 | sync | ||
138 | |||
139 | /* Initialize MMUCR */ | ||
140 | li r5,0 | ||
141 | mtspr SPRN_MMUCR,r5 | ||
142 | sync | ||
143 | |||
144 | /* pageid fields */ | ||
145 | clrrwi r3,r3,10 /* Mask off the effective page number */ | ||
146 | ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M | ||
147 | |||
148 | /* xlat fields */ | ||
149 | clrrwi r4,r4,10 /* Mask off the real page number */ | ||
150 | /* ERPN is 0 for first 4GB page */ | ||
151 | |||
152 | /* attrib fields */ | ||
153 | /* Added guarded bit to protect against speculative loads/stores */ | ||
154 | li r5,0 | ||
155 | ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G) | ||
156 | |||
157 | li r0,63 /* TLB slot 63 */ | ||
158 | |||
159 | tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ | ||
160 | tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ | ||
161 | tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ | ||
162 | |||
163 | /* Force context change */ | ||
164 | mfmsr r0 | ||
165 | mtspr SPRN_SRR1, r0 | ||
166 | lis r0,3f@h | ||
167 | ori r0,r0,3f@l | ||
168 | mtspr SPRN_SRR0,r0 | ||
169 | sync | ||
170 | rfi | ||
171 | |||
172 | /* If necessary, invalidate original entry we used */ | ||
173 | 3: cmpwi r23,63 | ||
174 | beq 4f | ||
175 | li r6,0 | ||
176 | tlbwe r6,r23,PPC44x_TLB_PAGEID | ||
177 | isync | ||
178 | |||
179 | 4: | ||
180 | #ifdef CONFIG_SERIAL_TEXT_DEBUG | ||
181 | /* | ||
182 | * Add temporary UART mapping for early debug. This | ||
183 | * mapping must be identical to that used by the early | ||
184 | * bootloader code since the same asm/serial.h parameters | ||
185 | * are used for polled operation. | ||
186 | */ | ||
187 | /* pageid fields */ | ||
188 | lis r3,UART0_IO_BASE@h | ||
189 | ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M | ||
190 | |||
191 | /* xlat fields */ | ||
192 | lis r4,UART0_PHYS_IO_BASE@h /* RPN depends on SoC */ | ||
193 | ori r4,r4,0x0001 /* ERPN is 1 for second 4GB page */ | ||
194 | |||
195 | /* attrib fields */ | ||
196 | li r5,0 | ||
197 | ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_I | PPC44x_TLB_G) | ||
198 | |||
199 | li r0,1 /* TLB slot 1 */ | ||
200 | |||
201 | tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ | ||
202 | tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ | ||
203 | tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ | ||
204 | |||
205 | /* Force context change */ | ||
206 | isync | ||
207 | #endif /* CONFIG_SERIAL_TEXT_DEBUG */ | ||
208 | |||
209 | /* Establish the interrupt vector offsets */ | ||
210 | SET_IVOR(0, CriticalInput); | ||
211 | SET_IVOR(1, MachineCheck); | ||
212 | SET_IVOR(2, DataStorage); | ||
213 | SET_IVOR(3, InstructionStorage); | ||
214 | SET_IVOR(4, ExternalInput); | ||
215 | SET_IVOR(5, Alignment); | ||
216 | SET_IVOR(6, Program); | ||
217 | SET_IVOR(7, FloatingPointUnavailable); | ||
218 | SET_IVOR(8, SystemCall); | ||
219 | SET_IVOR(9, AuxillaryProcessorUnavailable); | ||
220 | SET_IVOR(10, Decrementer); | ||
221 | SET_IVOR(11, FixedIntervalTimer); | ||
222 | SET_IVOR(12, WatchdogTimer); | ||
223 | SET_IVOR(13, DataTLBError); | ||
224 | SET_IVOR(14, InstructionTLBError); | ||
225 | SET_IVOR(15, Debug); | ||
226 | |||
227 | /* Establish the interrupt vector base */ | ||
228 | lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */ | ||
229 | mtspr SPRN_IVPR,r4 | ||
230 | |||
231 | /* | ||
232 | * This is where the main kernel code starts. | ||
233 | */ | ||
234 | |||
235 | /* ptr to current */ | ||
236 | lis r2,init_task@h | ||
237 | ori r2,r2,init_task@l | ||
238 | |||
239 | /* ptr to current thread */ | ||
240 | addi r4,r2,THREAD /* init task's THREAD */ | ||
241 | mtspr SPRN_SPRG3,r4 | ||
242 | |||
243 | /* stack */ | ||
244 | lis r1,init_thread_union@h | ||
245 | ori r1,r1,init_thread_union@l | ||
246 | li r0,0 | ||
247 | stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1) | ||
248 | |||
249 | bl early_init | ||
250 | |||
251 | /* | ||
252 | * Decide what sort of machine this is and initialize the MMU. | ||
253 | */ | ||
254 | mr r3,r31 | ||
255 | mr r4,r30 | ||
256 | mr r5,r29 | ||
257 | mr r6,r28 | ||
258 | mr r7,r27 | ||
259 | bl machine_init | ||
260 | bl MMU_init | ||
261 | |||
262 | /* Setup PTE pointers for the Abatron bdiGDB */ | ||
263 | lis r6, swapper_pg_dir@h | ||
264 | ori r6, r6, swapper_pg_dir@l | ||
265 | lis r5, abatron_pteptrs@h | ||
266 | ori r5, r5, abatron_pteptrs@l | ||
267 | lis r4, KERNELBASE@h | ||
268 | ori r4, r4, KERNELBASE@l | ||
269 | stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */ | ||
270 | stw r6, 0(r5) | ||
271 | |||
272 | /* Let's move on */ | ||
273 | lis r4,start_kernel@h | ||
274 | ori r4,r4,start_kernel@l | ||
275 | lis r3,MSR_KERNEL@h | ||
276 | ori r3,r3,MSR_KERNEL@l | ||
277 | mtspr SPRN_SRR0,r4 | ||
278 | mtspr SPRN_SRR1,r3 | ||
279 | rfi /* change context and jump to start_kernel */ | ||
280 | |||
281 | /* | ||
282 | * Interrupt vector entry code | ||
283 | * | ||
284 | * The Book E MMUs are always on so we don't need to handle | ||
285 | * interrupts in real mode as with previous PPC processors. In | ||
286 | * this case we handle interrupts in the kernel virtual address | ||
287 | * space. | ||
288 | * | ||
289 | * Interrupt vectors are dynamically placed relative to the | ||
290 | * interrupt prefix as determined by the address of interrupt_base. | ||
291 | * The interrupt vectors offsets are programmed using the labels | ||
292 | * for each interrupt vector entry. | ||
293 | * | ||
294 | * Interrupt vectors must be aligned on a 16 byte boundary. | ||
295 | * We align on a 32 byte cache line boundary for good measure. | ||
296 | */ | ||
297 | |||
298 | interrupt_base: | ||
299 | /* Critical Input Interrupt */ | ||
300 | CRITICAL_EXCEPTION(0x0100, CriticalInput, UnknownException) | ||
301 | |||
302 | /* Machine Check Interrupt */ | ||
303 | #ifdef CONFIG_440A | ||
304 | MCHECK_EXCEPTION(0x0200, MachineCheck, MachineCheckException) | ||
305 | #else | ||
306 | CRITICAL_EXCEPTION(0x0200, MachineCheck, MachineCheckException) | ||
307 | #endif | ||
308 | |||
309 | /* Data Storage Interrupt */ | ||
310 | START_EXCEPTION(DataStorage) | ||
311 | mtspr SPRN_SPRG0, r10 /* Save some working registers */ | ||
312 | mtspr SPRN_SPRG1, r11 | ||
313 | mtspr SPRN_SPRG4W, r12 | ||
314 | mtspr SPRN_SPRG5W, r13 | ||
315 | mfcr r11 | ||
316 | mtspr SPRN_SPRG7W, r11 | ||
317 | |||
318 | /* | ||
319 | * Check if it was a store fault, if not then bail | ||
320 | * because a user tried to access a kernel or | ||
321 | * read-protected page. Otherwise, get the | ||
322 | * offending address and handle it. | ||
323 | */ | ||
324 | mfspr r10, SPRN_ESR | ||
325 | andis. r10, r10, ESR_ST@h | ||
326 | beq 2f | ||
327 | |||
328 | mfspr r10, SPRN_DEAR /* Get faulting address */ | ||
329 | |||
330 | /* If we are faulting a kernel address, we have to use the | ||
331 | * kernel page tables. | ||
332 | */ | ||
333 | andis. r11, r10, 0x8000 | ||
334 | beq 3f | ||
335 | lis r11, swapper_pg_dir@h | ||
336 | ori r11, r11, swapper_pg_dir@l | ||
337 | |||
338 | mfspr r12,SPRN_MMUCR | ||
339 | rlwinm r12,r12,0,0,23 /* Clear TID */ | ||
340 | |||
341 | b 4f | ||
342 | |||
343 | /* Get the PGD for the current thread */ | ||
344 | 3: | ||
345 | mfspr r11,SPRN_SPRG3 | ||
346 | lwz r11,PGDIR(r11) | ||
347 | |||
348 | /* Load PID into MMUCR TID */ | ||
349 | mfspr r12,SPRN_MMUCR /* Get MMUCR */ | ||
350 | mfspr r13,SPRN_PID /* Get PID */ | ||
351 | rlwimi r12,r13,0,24,31 /* Set TID */ | ||
352 | |||
353 | 4: | ||
354 | mtspr SPRN_MMUCR,r12 | ||
355 | |||
356 | rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ | ||
357 | lwzx r11, r12, r11 /* Get pgd/pmd entry */ | ||
358 | rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ | ||
359 | beq 2f /* Bail if no table */ | ||
360 | |||
361 | rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ | ||
362 | lwz r11, 4(r12) /* Get pte entry */ | ||
363 | |||
364 | andi. r13, r11, _PAGE_RW /* Is it writeable? */ | ||
365 | beq 2f /* Bail if not */ | ||
366 | |||
367 | /* Update 'changed'. | ||
368 | */ | ||
369 | ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE | ||
370 | stw r11, 4(r12) /* Update Linux page table */ | ||
371 | |||
372 | li r13, PPC44x_TLB_SR@l /* Set SR */ | ||
373 | rlwimi r13, r11, 29, 29, 29 /* SX = _PAGE_HWEXEC */ | ||
374 | rlwimi r13, r11, 0, 30, 30 /* SW = _PAGE_RW */ | ||
375 | rlwimi r13, r11, 29, 28, 28 /* UR = _PAGE_USER */ | ||
376 | rlwimi r12, r11, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */ | ||
377 | rlwimi r12, r11, 29, 30, 30 /* (_PAGE_USER>>3)->r12 */ | ||
378 | and r12, r12, r11 /* HWEXEC/RW & USER */ | ||
379 | rlwimi r13, r12, 0, 26, 26 /* UX = HWEXEC & USER */ | ||
380 | rlwimi r13, r12, 3, 27, 27 /* UW = RW & USER */ | ||
381 | |||
382 | rlwimi r11,r13,0,26,31 /* Insert static perms */ | ||
383 | |||
384 | rlwinm r11,r11,0,20,15 /* Clear U0-U3 */ | ||
385 | |||
386 | /* find the TLB index that caused the fault. It has to be here. */ | ||
387 | tlbsx r10, 0, r10 | ||
388 | |||
389 | tlbwe r11, r10, PPC44x_TLB_ATTRIB /* Write ATTRIB */ | ||
390 | |||
391 | /* Done...restore registers and get out of here. | ||
392 | */ | ||
393 | mfspr r11, SPRN_SPRG7R | ||
394 | mtcr r11 | ||
395 | mfspr r13, SPRN_SPRG5R | ||
396 | mfspr r12, SPRN_SPRG4R | ||
397 | |||
398 | mfspr r11, SPRN_SPRG1 | ||
399 | mfspr r10, SPRN_SPRG0 | ||
400 | rfi /* Force context change */ | ||
401 | |||
402 | 2: | ||
403 | /* | ||
404 | * The bailout. Restore registers to pre-exception conditions | ||
405 | * and call the heavyweights to help us out. | ||
406 | */ | ||
407 | mfspr r11, SPRN_SPRG7R | ||
408 | mtcr r11 | ||
409 | mfspr r13, SPRN_SPRG5R | ||
410 | mfspr r12, SPRN_SPRG4R | ||
411 | |||
412 | mfspr r11, SPRN_SPRG1 | ||
413 | mfspr r10, SPRN_SPRG0 | ||
414 | b data_access | ||
415 | |||
416 | /* Instruction Storage Interrupt */ | ||
417 | INSTRUCTION_STORAGE_EXCEPTION | ||
418 | |||
419 | /* External Input Interrupt */ | ||
420 | EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE) | ||
421 | |||
422 | /* Alignment Interrupt */ | ||
423 | ALIGNMENT_EXCEPTION | ||
424 | |||
425 | /* Program Interrupt */ | ||
426 | PROGRAM_EXCEPTION | ||
427 | |||
428 | /* Floating Point Unavailable Interrupt */ | ||
429 | EXCEPTION(0x2010, FloatingPointUnavailable, UnknownException, EXC_XFER_EE) | ||
430 | |||
431 | /* System Call Interrupt */ | ||
432 | START_EXCEPTION(SystemCall) | ||
433 | NORMAL_EXCEPTION_PROLOG | ||
434 | EXC_XFER_EE_LITE(0x0c00, DoSyscall) | ||
435 | |||
436 | /* Auxillary Processor Unavailable Interrupt */ | ||
437 | EXCEPTION(0x2020, AuxillaryProcessorUnavailable, UnknownException, EXC_XFER_EE) | ||
438 | |||
439 | /* Decrementer Interrupt */ | ||
440 | DECREMENTER_EXCEPTION | ||
441 | |||
442 | /* Fixed Internal Timer Interrupt */ | ||
443 | /* TODO: Add FIT support */ | ||
444 | EXCEPTION(0x1010, FixedIntervalTimer, UnknownException, EXC_XFER_EE) | ||
445 | |||
446 | /* Watchdog Timer Interrupt */ | ||
447 | /* TODO: Add watchdog support */ | ||
448 | CRITICAL_EXCEPTION(0x1020, WatchdogTimer, UnknownException) | ||
449 | |||
450 | /* Data TLB Error Interrupt */ | ||
451 | START_EXCEPTION(DataTLBError) | ||
452 | mtspr SPRN_SPRG0, r10 /* Save some working registers */ | ||
453 | mtspr SPRN_SPRG1, r11 | ||
454 | mtspr SPRN_SPRG4W, r12 | ||
455 | mtspr SPRN_SPRG5W, r13 | ||
456 | mfcr r11 | ||
457 | mtspr SPRN_SPRG7W, r11 | ||
458 | mfspr r10, SPRN_DEAR /* Get faulting address */ | ||
459 | |||
460 | /* If we are faulting a kernel address, we have to use the | ||
461 | * kernel page tables. | ||
462 | */ | ||
463 | andis. r11, r10, 0x8000 | ||
464 | beq 3f | ||
465 | lis r11, swapper_pg_dir@h | ||
466 | ori r11, r11, swapper_pg_dir@l | ||
467 | |||
468 | mfspr r12,SPRN_MMUCR | ||
469 | rlwinm r12,r12,0,0,23 /* Clear TID */ | ||
470 | |||
471 | b 4f | ||
472 | |||
473 | /* Get the PGD for the current thread */ | ||
474 | 3: | ||
475 | mfspr r11,SPRN_SPRG3 | ||
476 | lwz r11,PGDIR(r11) | ||
477 | |||
478 | /* Load PID into MMUCR TID */ | ||
479 | mfspr r12,SPRN_MMUCR | ||
480 | mfspr r13,SPRN_PID /* Get PID */ | ||
481 | rlwimi r12,r13,0,24,31 /* Set TID */ | ||
482 | |||
483 | 4: | ||
484 | mtspr SPRN_MMUCR,r12 | ||
485 | |||
486 | rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ | ||
487 | lwzx r11, r12, r11 /* Get pgd/pmd entry */ | ||
488 | rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ | ||
489 | beq 2f /* Bail if no table */ | ||
490 | |||
491 | rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ | ||
492 | lwz r11, 4(r12) /* Get pte entry */ | ||
493 | andi. r13, r11, _PAGE_PRESENT /* Is the page present? */ | ||
494 | beq 2f /* Bail if not present */ | ||
495 | |||
496 | ori r11, r11, _PAGE_ACCESSED | ||
497 | stw r11, 4(r12) | ||
498 | |||
499 | /* Jump to common tlb load */ | ||
500 | b finish_tlb_load | ||
501 | |||
502 | 2: | ||
503 | /* The bailout. Restore registers to pre-exception conditions | ||
504 | * and call the heavyweights to help us out. | ||
505 | */ | ||
506 | mfspr r11, SPRN_SPRG7R | ||
507 | mtcr r11 | ||
508 | mfspr r13, SPRN_SPRG5R | ||
509 | mfspr r12, SPRN_SPRG4R | ||
510 | mfspr r11, SPRN_SPRG1 | ||
511 | mfspr r10, SPRN_SPRG0 | ||
512 | b data_access | ||
513 | |||
514 | /* Instruction TLB Error Interrupt */ | ||
515 | /* | ||
516 | * Nearly the same as above, except we get our | ||
517 | * information from different registers and bailout | ||
518 | * to a different point. | ||
519 | */ | ||
520 | START_EXCEPTION(InstructionTLBError) | ||
521 | mtspr SPRN_SPRG0, r10 /* Save some working registers */ | ||
522 | mtspr SPRN_SPRG1, r11 | ||
523 | mtspr SPRN_SPRG4W, r12 | ||
524 | mtspr SPRN_SPRG5W, r13 | ||
525 | mfcr r11 | ||
526 | mtspr SPRN_SPRG7W, r11 | ||
527 | mfspr r10, SPRN_SRR0 /* Get faulting address */ | ||
528 | |||
529 | /* If we are faulting a kernel address, we have to use the | ||
530 | * kernel page tables. | ||
531 | */ | ||
532 | andis. r11, r10, 0x8000 | ||
533 | beq 3f | ||
534 | lis r11, swapper_pg_dir@h | ||
535 | ori r11, r11, swapper_pg_dir@l | ||
536 | |||
537 | mfspr r12,SPRN_MMUCR | ||
538 | rlwinm r12,r12,0,0,23 /* Clear TID */ | ||
539 | |||
540 | b 4f | ||
541 | |||
542 | /* Get the PGD for the current thread */ | ||
543 | 3: | ||
544 | mfspr r11,SPRN_SPRG3 | ||
545 | lwz r11,PGDIR(r11) | ||
546 | |||
547 | /* Load PID into MMUCR TID */ | ||
548 | mfspr r12,SPRN_MMUCR | ||
549 | mfspr r13,SPRN_PID /* Get PID */ | ||
550 | rlwimi r12,r13,0,24,31 /* Set TID */ | ||
551 | |||
552 | 4: | ||
553 | mtspr SPRN_MMUCR,r12 | ||
554 | |||
555 | rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ | ||
556 | lwzx r11, r12, r11 /* Get pgd/pmd entry */ | ||
557 | rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ | ||
558 | beq 2f /* Bail if no table */ | ||
559 | |||
560 | rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ | ||
561 | lwz r11, 4(r12) /* Get pte entry */ | ||
562 | andi. r13, r11, _PAGE_PRESENT /* Is the page present? */ | ||
563 | beq 2f /* Bail if not present */ | ||
564 | |||
565 | ori r11, r11, _PAGE_ACCESSED | ||
566 | stw r11, 4(r12) | ||
567 | |||
568 | /* Jump to common TLB load point */ | ||
569 | b finish_tlb_load | ||
570 | |||
571 | 2: | ||
572 | /* The bailout. Restore registers to pre-exception conditions | ||
573 | * and call the heavyweights to help us out. | ||
574 | */ | ||
575 | mfspr r11, SPRN_SPRG7R | ||
576 | mtcr r11 | ||
577 | mfspr r13, SPRN_SPRG5R | ||
578 | mfspr r12, SPRN_SPRG4R | ||
579 | mfspr r11, SPRN_SPRG1 | ||
580 | mfspr r10, SPRN_SPRG0 | ||
581 | b InstructionStorage | ||
582 | |||
583 | /* Debug Interrupt */ | ||
584 | DEBUG_EXCEPTION | ||
585 | |||
586 | /* | ||
587 | * Local functions | ||
588 | */ | ||
589 | /* | ||
590 | * Data TLB exceptions will bail out to this point | ||
591 | * if they can't resolve the lightweight TLB fault. | ||
592 | */ | ||
593 | data_access: | ||
594 | NORMAL_EXCEPTION_PROLOG | ||
595 | mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */ | ||
596 | stw r5,_ESR(r11) | ||
597 | mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */ | ||
598 | EXC_XFER_EE_LITE(0x0300, handle_page_fault) | ||
599 | |||
600 | /* | ||
601 | |||
602 | * Both the instruction and data TLB miss get to this | ||
603 | * point to load the TLB. | ||
604 | * r10 - EA of fault | ||
605 | * r11 - available to use | ||
606 | * r12 - Pointer to the 64-bit PTE | ||
607 | * r13 - available to use | ||
608 | * MMUCR - loaded with proper value when we get here | ||
609 | * Upon exit, we reload everything and RFI. | ||
610 | */ | ||
611 | finish_tlb_load: | ||
612 | /* | ||
613 | * We set execute, because we don't have the granularity to | ||
614 | * properly set this at the page level (Linux problem). | ||
615 | * If shared is set, we cause a zero PID->TID load. | ||
616 | * Many of these bits are software only. Bits we don't set | ||
617 | * here we (properly should) assume have the appropriate value. | ||
618 | */ | ||
619 | |||
620 | /* Load the next available TLB index */ | ||
621 | lis r13, tlb_44x_index@ha | ||
622 | lwz r13, tlb_44x_index@l(r13) | ||
623 | /* Load the TLB high watermark */ | ||
624 | lis r11, tlb_44x_hwater@ha | ||
625 | lwz r11, tlb_44x_hwater@l(r11) | ||
626 | |||
627 | /* Increment, rollover, and store TLB index */ | ||
628 | addi r13, r13, 1 | ||
629 | cmpw 0, r13, r11 /* reserve entries */ | ||
630 | ble 7f | ||
631 | li r13, 0 | ||
632 | 7: | ||
633 | /* Store the next available TLB index */ | ||
634 | lis r11, tlb_44x_index@ha | ||
635 | stw r13, tlb_44x_index@l(r11) | ||
636 | |||
637 | lwz r11, 0(r12) /* Get MS word of PTE */ | ||
638 | lwz r12, 4(r12) /* Get LS word of PTE */ | ||
639 | rlwimi r11, r12, 0, 0 , 19 /* Insert RPN */ | ||
640 | tlbwe r11, r13, PPC44x_TLB_XLAT /* Write XLAT */ | ||
641 | |||
642 | /* | ||
643 | * Create PAGEID. This is the faulting address, | ||
644 | * page size, and valid flag. | ||
645 | */ | ||
646 | li r11, PPC44x_TLB_VALID | PPC44x_TLB_4K | ||
647 | rlwimi r10, r11, 0, 20, 31 /* Insert valid and page size */ | ||
648 | tlbwe r10, r13, PPC44x_TLB_PAGEID /* Write PAGEID */ | ||
649 | |||
650 | li r10, PPC44x_TLB_SR@l /* Set SR */ | ||
651 | rlwimi r10, r12, 0, 30, 30 /* Set SW = _PAGE_RW */ | ||
652 | rlwimi r10, r12, 29, 29, 29 /* SX = _PAGE_HWEXEC */ | ||
653 | rlwimi r10, r12, 29, 28, 28 /* UR = _PAGE_USER */ | ||
654 | rlwimi r11, r12, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */ | ||
655 | and r11, r12, r11 /* HWEXEC & USER */ | ||
656 | rlwimi r10, r11, 0, 26, 26 /* UX = HWEXEC & USER */ | ||
657 | |||
658 | rlwimi r12, r10, 0, 26, 31 /* Insert static perms */ | ||
659 | rlwinm r12, r12, 0, 20, 15 /* Clear U0-U3 */ | ||
660 | tlbwe r12, r13, PPC44x_TLB_ATTRIB /* Write ATTRIB */ | ||
661 | |||
662 | /* Done...restore registers and get out of here. | ||
663 | */ | ||
664 | mfspr r11, SPRN_SPRG7R | ||
665 | mtcr r11 | ||
666 | mfspr r13, SPRN_SPRG5R | ||
667 | mfspr r12, SPRN_SPRG4R | ||
668 | mfspr r11, SPRN_SPRG1 | ||
669 | mfspr r10, SPRN_SPRG0 | ||
670 | rfi /* Force context change */ | ||
671 | |||
672 | /* | ||
673 | * Global functions | ||
674 | */ | ||
675 | |||
676 | /* | ||
677 | * extern void giveup_altivec(struct task_struct *prev) | ||
678 | * | ||
679 | * The 44x core does not have an AltiVec unit. | ||
680 | */ | ||
681 | _GLOBAL(giveup_altivec) | ||
682 | blr | ||
683 | |||
684 | /* | ||
685 | * extern void giveup_fpu(struct task_struct *prev) | ||
686 | * | ||
687 | * The 44x core does not have an FPU. | ||
688 | */ | ||
689 | _GLOBAL(giveup_fpu) | ||
690 | blr | ||
691 | |||
692 | /* | ||
693 | * extern void abort(void) | ||
694 | * | ||
695 | * At present, this routine just applies a system reset. | ||
696 | */ | ||
697 | _GLOBAL(abort) | ||
698 | mfspr r13,SPRN_DBCR0 | ||
699 | oris r13,r13,DBCR0_RST_SYSTEM@h | ||
700 | mtspr SPRN_DBCR0,r13 | ||
701 | |||
702 | _GLOBAL(set_context) | ||
703 | |||
704 | #ifdef CONFIG_BDI_SWITCH | ||
705 | /* Context switch the PTE pointer for the Abatron BDI2000. | ||
706 | * The PGDIR is the second parameter. | ||
707 | */ | ||
708 | lis r5, abatron_pteptrs@h | ||
709 | ori r5, r5, abatron_pteptrs@l | ||
710 | stw r4, 0x4(r5) | ||
711 | #endif | ||
712 | mtspr SPRN_PID,r3 | ||
713 | isync /* Force context change */ | ||
714 | blr | ||
715 | |||
716 | /* | ||
717 | * We put a few things here that have to be page-aligned. This stuff | ||
718 | * goes at the beginning of the data segment, which is page-aligned. | ||
719 | */ | ||
720 | .data | ||
721 | _GLOBAL(sdata) | ||
722 | _GLOBAL(empty_zero_page) | ||
723 | .space 4096 | ||
724 | |||
725 | /* | ||
726 | * To support >32-bit physical addresses, we use an 8KB pgdir. | ||
727 | */ | ||
728 | _GLOBAL(swapper_pg_dir) | ||
729 | .space 8192 | ||
730 | |||
731 | /* Reserved 4k for the critical exception stack & 4k for the machine | ||
732 | * check stack per CPU for kernel mode exceptions */ | ||
733 | .section .bss | ||
734 | .align 12 | ||
735 | exception_stack_bottom: | ||
736 | .space BOOKE_EXCEPTION_STACK_SIZE | ||
737 | _GLOBAL(exception_stack_top) | ||
738 | |||
739 | /* | ||
740 | * This space gets a copy of optional info passed to us by the bootstrap | ||
741 | * which is used to pass parameters into the kernel like root=/dev/sda1, etc. | ||
742 | */ | ||
743 | _GLOBAL(cmd_line) | ||
744 | .space 512 | ||
745 | |||
746 | /* | ||
747 | * Room for two PTE pointers, usually the kernel and current user pointers | ||
748 | * to their respective root page table. | ||
749 | */ | ||
750 | abatron_pteptrs: | ||
751 | .space 8 | ||
752 | |||
753 | |||