aboutsummaryrefslogtreecommitdiffstats
path: root/arch/powerpc/boot
diff options
context:
space:
mode:
authorTimur Tabi <timur@freescale.com>2012-07-26 11:08:54 -0400
committerKumar Gala <galak@kernel.crashing.org>2012-09-12 15:57:07 -0400
commit4c30c143f02f1ab8d9740c61db1ce335a5f95095 (patch)
tree3ff0fd5e848e03e89436411e776cde6c404e1602 /arch/powerpc/boot
parent7a4da6f70b28b3f66d5650e06fed90f7c608c0e1 (diff)
powerpc/85xx: Add support for P5040DS board
Add support for the Freescale P5040DS Reference Board ("Superhydra"), which is similar to the P5020DS. Features of the P5040 are listed below, but not all of these features (e.g. DPAA networking) are currently supported. Four P5040 single-threaded e5500 cores built Up to 2.4 GHz with 64-bit ISA support Three levels of instruction: user, supervisor, hypervisor CoreNet platform cache (CPC) 2.0 MB configures as dual 1 MB blocks hierarchical interconnect fabric Two 64-bit DDR3/3L SDRAM memory controllers with ECC and interleaving support Up to 1600MT/s Memory pre-fetch engine DPAA incorporating acceleration for the following functions Packet parsing, classification, and distribution (FMAN) Queue management for scheduling, packet sequencing and congestion management (QMAN) Hardware buffer management for buffer allocation and de-allocation (BMAN) Cryptography acceleration (SEC 5.0) at up to 40 Gbps SerDes 20 lanes at up to 5 Gbps Supports SGMII, XAUI, PCIe rev1.1/2.0, SATA Ethernet interfaces Two 10 Gbps Ethernet MACs Ten 1 Gbps Ethernet MACs High-speed peripheral interfaces Two PCI Express 2.0/3.0 controllers Additional peripheral interfaces Two serial ATA (SATA 2.0) controllers Two high-speed USB 2.0 controllers with integrated PHY Enhanced secure digital host controller (SD/MMC/eMMC) Enhanced serial peripheral interface (eSPI) Two I2C controllers Four UARTs Integrated flash controller supporting NAND and NOR flash DMA Dual four channel Support for hardware virtualization and partitioning enforcement Extra privileged level for hypervisor support QorIQ Trust Architecture 1.1 Secure boot, secure debug, tamper detection, volatile key storage Signed-off-by: Timur Tabi <timur@freescale.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Diffstat (limited to 'arch/powerpc/boot')
-rw-r--r--arch/powerpc/boot/dts/p5040ds.dts203
1 files changed, 203 insertions, 0 deletions
diff --git a/arch/powerpc/boot/dts/p5040ds.dts b/arch/powerpc/boot/dts/p5040ds.dts
new file mode 100644
index 000000000000..d86bf2eb4c13
--- /dev/null
+++ b/arch/powerpc/boot/dts/p5040ds.dts
@@ -0,0 +1,203 @@
1/*
2 * P5040DS Device Tree Source
3 *
4 * Copyright 2012 Freescale Semiconductor Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * This software is provided by Freescale Semiconductor "as is" and any
24 * express or implied warranties, including, but not limited to, the implied
25 * warranties of merchantability and fitness for a particular purpose are
26 * disclaimed. In no event shall Freescale Semiconductor be liable for any
27 * direct, indirect, incidental, special, exemplary, or consequential damages
28 * (including, but not limited to, procurement of substitute goods or services;
29 * loss of use, data, or profits; or business interruption) however caused and
30 * on any theory of liability, whether in contract, strict liability, or tort
31 * (including negligence or otherwise) arising in any way out of the use of this
32 * software, even if advised of the possibility of such damage.
33 */
34
35/include/ "fsl/p5040si-pre.dtsi"
36
37/ {
38 model = "fsl,P5040DS";
39 compatible = "fsl,P5040DS";
40 #address-cells = <2>;
41 #size-cells = <2>;
42 interrupt-parent = <&mpic>;
43
44 memory {
45 device_type = "memory";
46 };
47
48 dcsr: dcsr@f00000000 {
49 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
50 };
51
52 soc: soc@ffe000000 {
53 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
54 reg = <0xf 0xfe000000 0 0x00001000>;
55 spi@110000 {
56 flash@0 {
57 #address-cells = <1>;
58 #size-cells = <1>;
59 compatible = "spansion,s25sl12801";
60 reg = <0>;
61 spi-max-frequency = <40000000>; /* input clock */
62 partition@u-boot {
63 label = "u-boot";
64 reg = <0x00000000 0x00100000>;
65 };
66 partition@kernel {
67 label = "kernel";
68 reg = <0x00100000 0x00500000>;
69 };
70 partition@dtb {
71 label = "dtb";
72 reg = <0x00600000 0x00100000>;
73 };
74 partition@fs {
75 label = "file system";
76 reg = <0x00700000 0x00900000>;
77 };
78 };
79 };
80
81 i2c@118100 {
82 eeprom@51 {
83 compatible = "at24,24c256";
84 reg = <0x51>;
85 };
86 eeprom@52 {
87 compatible = "at24,24c256";
88 reg = <0x52>;
89 };
90 };
91
92 i2c@119100 {
93 rtc@68 {
94 compatible = "dallas,ds3232";
95 reg = <0x68>;
96 interrupts = <0x1 0x1 0 0>;
97 };
98 };
99 };
100
101 lbc: localbus@ffe124000 {
102 reg = <0xf 0xfe124000 0 0x1000>;
103 ranges = <0 0 0xf 0xe8000000 0x08000000
104 2 0 0xf 0xffa00000 0x00040000
105 3 0 0xf 0xffdf0000 0x00008000>;
106
107 flash@0,0 {
108 compatible = "cfi-flash";
109 reg = <0 0 0x08000000>;
110 bank-width = <2>;
111 device-width = <2>;
112 };
113
114 nand@2,0 {
115 #address-cells = <1>;
116 #size-cells = <1>;
117 compatible = "fsl,elbc-fcm-nand";
118 reg = <0x2 0x0 0x40000>;
119
120 partition@0 {
121 label = "NAND U-Boot Image";
122 reg = <0x0 0x02000000>;
123 };
124
125 partition@2000000 {
126 label = "NAND Root File System";
127 reg = <0x02000000 0x10000000>;
128 };
129
130 partition@12000000 {
131 label = "NAND Compressed RFS Image";
132 reg = <0x12000000 0x08000000>;
133 };
134
135 partition@1a000000 {
136 label = "NAND Linux Kernel Image";
137 reg = <0x1a000000 0x04000000>;
138 };
139
140 partition@1e000000 {
141 label = "NAND DTB Image";
142 reg = <0x1e000000 0x01000000>;
143 };
144
145 partition@1f000000 {
146 label = "NAND Writable User area";
147 reg = <0x1f000000 0x01000000>;
148 };
149 };
150
151 board-control@3,0 {
152 compatible = "fsl,p5040ds-fpga", "fsl,fpga-ngpixis";
153 reg = <3 0 0x40>;
154 };
155 };
156
157 pci0: pcie@ffe200000 {
158 reg = <0xf 0xfe200000 0 0x1000>;
159 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
160 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
161 pcie@0 {
162 ranges = <0x02000000 0 0xe0000000
163 0x02000000 0 0xe0000000
164 0 0x20000000
165
166 0x01000000 0 0x00000000
167 0x01000000 0 0x00000000
168 0 0x00010000>;
169 };
170 };
171
172 pci1: pcie@ffe201000 {
173 reg = <0xf 0xfe201000 0 0x1000>;
174 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
175 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
176 pcie@0 {
177 ranges = <0x02000000 0 0xe0000000
178 0x02000000 0 0xe0000000
179 0 0x20000000
180
181 0x01000000 0 0x00000000
182 0x01000000 0 0x00000000
183 0 0x00010000>;
184 };
185 };
186
187 pci2: pcie@ffe202000 {
188 reg = <0xf 0xfe202000 0 0x1000>;
189 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
190 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
191 pcie@0 {
192 ranges = <0x02000000 0 0xe0000000
193 0x02000000 0 0xe0000000
194 0 0x20000000
195
196 0x01000000 0 0x00000000
197 0x01000000 0 0x00000000
198 0 0x00010000>;
199 };
200 };
201};
202
203/include/ "fsl/p5040si-post.dtsi"