aboutsummaryrefslogtreecommitdiffstats
path: root/arch/powerpc/boot/dts/p4080ds.dts
diff options
context:
space:
mode:
authorKumar Gala <galak@kernel.crashing.org>2011-11-04 10:47:49 -0400
committerKumar Gala <galak@kernel.crashing.org>2011-11-24 03:01:39 -0500
commitb9db022c62f72bc5a029f20851b012895a6ea7ca (patch)
treefdd6987a68f4857280d9fc215ba3b0b44c2c2811 /arch/powerpc/boot/dts/p4080ds.dts
parent8389c823b50bfb81eccdb115f486459adacf4b17 (diff)
powerpc/85xx: Rework P4080DS device trees
Utilize new split between board & SoC, and new SoC device trees split into pre & post utilizing 'template' includes for SoC IP blocks. Other changes include: * Adding of MPIC timer blocks * Dropping "fsl,p4080-IP..." from compatibles for standard blocks * Removed mpic interrupt-parent from dcsr-epu node, just use top level * Removed mpic interrupt-parent from sec nodes, just use top level Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Diffstat (limited to 'arch/powerpc/boot/dts/p4080ds.dts')
-rw-r--r--arch/powerpc/boot/dts/p4080ds.dts14
1 files changed, 11 insertions, 3 deletions
diff --git a/arch/powerpc/boot/dts/p4080ds.dts b/arch/powerpc/boot/dts/p4080ds.dts
index c7916dc28014..8ea1ae908156 100644
--- a/arch/powerpc/boot/dts/p4080ds.dts
+++ b/arch/powerpc/boot/dts/p4080ds.dts
@@ -32,7 +32,7 @@
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */ 33 */
34 34
35/include/ "p4080si.dtsi" 35/include/ "fsl/p4080si-pre.dtsi"
36 36
37/ { 37/ {
38 model = "fsl,P4080DS"; 38 model = "fsl,P4080DS";
@@ -50,6 +50,9 @@
50 }; 50 };
51 51
52 soc: soc@ffe000000 { 52 soc: soc@ffe000000 {
53 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
54 reg = <0xf 0xfe000000 0 0x00001000>;
55
53 spi@110000 { 56 spi@110000 {
54 flash@0 { 57 flash@0 {
55 #address-cells = <1>; 58 #address-cells = <1>;
@@ -105,12 +108,12 @@
105 }; 108 };
106 }; 109 };
107 110
108 rapidio0: rapidio@ffe0c0000 { 111 rio: rapidio0: rapidio@ffe0c0000 {
109 reg = <0xf 0xfe0c0000 0 0x20000>; 112 reg = <0xf 0xfe0c0000 0 0x20000>;
110 ranges = <0 0 0xc 0x20000000 0 0x01000000>; 113 ranges = <0 0 0xc 0x20000000 0 0x01000000>;
111 }; 114 };
112 115
113 localbus@ffe124000 { 116 lbc: localbus@ffe124000 {
114 reg = <0xf 0xfe124000 0 0x1000>; 117 reg = <0xf 0xfe124000 0 0x1000>;
115 ranges = <0 0 0xf 0xe8000000 0x08000000 118 ranges = <0 0 0xf 0xe8000000 0x08000000
116 3 0 0xf 0xffdf0000 0x00008000>; 119 3 0 0xf 0xffdf0000 0x00008000>;
@@ -132,6 +135,7 @@
132 reg = <0xf 0xfe200000 0 0x1000>; 135 reg = <0xf 0xfe200000 0 0x1000>;
133 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 136 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
134 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; 137 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
138 fsl,msi = <&msi0>;
135 pcie@0 { 139 pcie@0 {
136 ranges = <0x02000000 0 0xe0000000 140 ranges = <0x02000000 0 0xe0000000
137 0x02000000 0 0xe0000000 141 0x02000000 0 0xe0000000
@@ -147,6 +151,7 @@
147 reg = <0xf 0xfe201000 0 0x1000>; 151 reg = <0xf 0xfe201000 0 0x1000>;
148 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 152 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
149 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>; 153 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
154 fsl,msi = <&msi1>;
150 pcie@0 { 155 pcie@0 {
151 ranges = <0x02000000 0 0xe0000000 156 ranges = <0x02000000 0 0xe0000000
152 0x02000000 0 0xe0000000 157 0x02000000 0 0xe0000000
@@ -162,6 +167,7 @@
162 reg = <0xf 0xfe202000 0 0x1000>; 167 reg = <0xf 0xfe202000 0 0x1000>;
163 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000 168 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
164 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>; 169 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
170 fsl,msi = <&msi2>;
165 pcie@0 { 171 pcie@0 {
166 ranges = <0x02000000 0 0xe0000000 172 ranges = <0x02000000 0 0xe0000000
167 0x02000000 0 0xe0000000 173 0x02000000 0 0xe0000000
@@ -174,3 +180,5 @@
174 }; 180 };
175 181
176}; 182};
183
184/include/ "fsl/p4080si-post.dtsi"