diff options
author | Steven J. Hill <sjhill@mips.com> | 2012-06-19 14:59:29 -0400 |
---|---|---|
committer | Ralf Baechle <ralf@linux-mips.org> | 2012-07-23 08:55:56 -0400 |
commit | 71a1c776d51a12d064d2b824753d259b0f5050e7 (patch) | |
tree | b18bd87048a2654bd60fee09911e9bfbcabb04bb /arch/mips | |
parent | bb0757ebb929d5d6ba484b4313976847285ba280 (diff) |
MIPS: Fixup ordering of micro assembler instructions.
A number of new instructions have been added to the micro assembler causing
the list to no longer be in alphabetical order. This patch fixes up the name
ordering.
Signed-off-by: Steven J. Hill <sjhill@mips.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/3789/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch/mips')
-rw-r--r-- | arch/mips/include/asm/uasm.h | 100 | ||||
-rw-r--r-- | arch/mips/mm/uasm.c | 62 |
2 files changed, 81 insertions, 81 deletions
diff --git a/arch/mips/include/asm/uasm.h b/arch/mips/include/asm/uasm.h index 440a21dab575..3d9f75f7ffc9 100644 --- a/arch/mips/include/asm/uasm.h +++ b/arch/mips/include/asm/uasm.h | |||
@@ -6,6 +6,7 @@ | |||
6 | * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer | 6 | * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer |
7 | * Copyright (C) 2005 Maciej W. Rozycki | 7 | * Copyright (C) 2005 Maciej W. Rozycki |
8 | * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org) | 8 | * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org) |
9 | * Copyright (C) 2012 MIPS Technologies, Inc. | ||
9 | */ | 10 | */ |
10 | 11 | ||
11 | #include <linux/types.h> | 12 | #include <linux/types.h> |
@@ -62,8 +63,10 @@ void __uasminit uasm_i##op(u32 **buf, unsigned int a, signed int b) | |||
62 | 63 | ||
63 | Ip_u2u1s3(_addiu); | 64 | Ip_u2u1s3(_addiu); |
64 | Ip_u3u1u2(_addu); | 65 | Ip_u3u1u2(_addu); |
65 | Ip_u2u1u3(_andi); | ||
66 | Ip_u3u1u2(_and); | 66 | Ip_u3u1u2(_and); |
67 | Ip_u2u1u3(_andi); | ||
68 | Ip_u1u2s3(_bbit0); | ||
69 | Ip_u1u2s3(_bbit1); | ||
67 | Ip_u1u2s3(_beq); | 70 | Ip_u1u2s3(_beq); |
68 | Ip_u1u2s3(_beql); | 71 | Ip_u1u2s3(_beql); |
69 | Ip_u1s2(_bgez); | 72 | Ip_u1s2(_bgez); |
@@ -72,55 +75,54 @@ Ip_u1s2(_bltz); | |||
72 | Ip_u1s2(_bltzl); | 75 | Ip_u1s2(_bltzl); |
73 | Ip_u1u2s3(_bne); | 76 | Ip_u1u2s3(_bne); |
74 | Ip_u2s3u1(_cache); | 77 | Ip_u2s3u1(_cache); |
75 | Ip_u1u2u3(_dmfc0); | ||
76 | Ip_u1u2u3(_dmtc0); | ||
77 | Ip_u2u1s3(_daddiu); | 78 | Ip_u2u1s3(_daddiu); |
78 | Ip_u3u1u2(_daddu); | 79 | Ip_u3u1u2(_daddu); |
80 | Ip_u2u1msbu3(_dins); | ||
81 | Ip_u2u1msbu3(_dinsm); | ||
82 | Ip_u1u2u3(_dmfc0); | ||
83 | Ip_u1u2u3(_dmtc0); | ||
84 | Ip_u2u1u3(_drotr); | ||
85 | Ip_u2u1u3(_drotr32); | ||
79 | Ip_u2u1u3(_dsll); | 86 | Ip_u2u1u3(_dsll); |
80 | Ip_u2u1u3(_dsll32); | 87 | Ip_u2u1u3(_dsll32); |
81 | Ip_u2u1u3(_dsra); | 88 | Ip_u2u1u3(_dsra); |
82 | Ip_u2u1u3(_dsrl); | 89 | Ip_u2u1u3(_dsrl); |
83 | Ip_u2u1u3(_dsrl32); | 90 | Ip_u2u1u3(_dsrl32); |
84 | Ip_u2u1u3(_drotr); | ||
85 | Ip_u2u1u3(_drotr32); | ||
86 | Ip_u3u1u2(_dsubu); | 91 | Ip_u3u1u2(_dsubu); |
87 | Ip_0(_eret); | 92 | Ip_0(_eret); |
88 | Ip_u1(_j); | 93 | Ip_u1(_j); |
89 | Ip_u1(_jal); | 94 | Ip_u1(_jal); |
90 | Ip_u1(_jr); | 95 | Ip_u1(_jr); |
91 | Ip_u2s3u1(_ld); | 96 | Ip_u2s3u1(_ld); |
97 | Ip_u3u1u2(_ldx); | ||
92 | Ip_u2s3u1(_ll); | 98 | Ip_u2s3u1(_ll); |
93 | Ip_u2s3u1(_lld); | 99 | Ip_u2s3u1(_lld); |
94 | Ip_u1s2(_lui); | 100 | Ip_u1s2(_lui); |
95 | Ip_u2s3u1(_lw); | 101 | Ip_u2s3u1(_lw); |
102 | Ip_u3u1u2(_lwx); | ||
96 | Ip_u1u2u3(_mfc0); | 103 | Ip_u1u2u3(_mfc0); |
97 | Ip_u1u2u3(_mtc0); | 104 | Ip_u1u2u3(_mtc0); |
98 | Ip_u2u1u3(_ori); | ||
99 | Ip_u3u1u2(_or); | 105 | Ip_u3u1u2(_or); |
106 | Ip_u2u1u3(_ori); | ||
100 | Ip_u2s3u1(_pref); | 107 | Ip_u2s3u1(_pref); |
101 | Ip_0(_rfe); | 108 | Ip_0(_rfe); |
109 | Ip_u2u1u3(_rotr); | ||
102 | Ip_u2s3u1(_sc); | 110 | Ip_u2s3u1(_sc); |
103 | Ip_u2s3u1(_scd); | 111 | Ip_u2s3u1(_scd); |
104 | Ip_u2s3u1(_sd); | 112 | Ip_u2s3u1(_sd); |
105 | Ip_u2u1u3(_sll); | 113 | Ip_u2u1u3(_sll); |
106 | Ip_u2u1u3(_sra); | 114 | Ip_u2u1u3(_sra); |
107 | Ip_u2u1u3(_srl); | 115 | Ip_u2u1u3(_srl); |
108 | Ip_u2u1u3(_rotr); | ||
109 | Ip_u3u1u2(_subu); | 116 | Ip_u3u1u2(_subu); |
110 | Ip_u2s3u1(_sw); | 117 | Ip_u2s3u1(_sw); |
118 | Ip_u1(_syscall); | ||
111 | Ip_0(_tlbp); | 119 | Ip_0(_tlbp); |
112 | Ip_0(_tlbr); | 120 | Ip_0(_tlbr); |
113 | Ip_0(_tlbwi); | 121 | Ip_0(_tlbwi); |
114 | Ip_0(_tlbwr); | 122 | Ip_0(_tlbwr); |
115 | Ip_u3u1u2(_xor); | 123 | Ip_u3u1u2(_xor); |
116 | Ip_u2u1u3(_xori); | 124 | Ip_u2u1u3(_xori); |
117 | Ip_u2u1msbu3(_dins); | 125 | |
118 | Ip_u2u1msbu3(_dinsm); | ||
119 | Ip_u1(_syscall); | ||
120 | Ip_u1u2s3(_bbit0); | ||
121 | Ip_u1u2s3(_bbit1); | ||
122 | Ip_u3u1u2(_lwx); | ||
123 | Ip_u3u1u2(_ldx); | ||
124 | 126 | ||
125 | /* Handle labels. */ | 127 | /* Handle labels. */ |
126 | struct uasm_label { | 128 | struct uasm_label { |
@@ -145,37 +147,37 @@ static inline void __uasminit uasm_l##lb(struct uasm_label **lab, u32 *addr) \ | |||
145 | 147 | ||
146 | /* convenience macros for instructions */ | 148 | /* convenience macros for instructions */ |
147 | #ifdef CONFIG_64BIT | 149 | #ifdef CONFIG_64BIT |
150 | # define UASM_i_ADDIU(buf, rs, rt, val) uasm_i_daddiu(buf, rs, rt, val) | ||
151 | # define UASM_i_ADDU(buf, rs, rt, rd) uasm_i_daddu(buf, rs, rt, rd) | ||
152 | # define UASM_i_LL(buf, rs, rt, off) uasm_i_lld(buf, rs, rt, off) | ||
148 | # define UASM_i_LW(buf, rs, rt, off) uasm_i_ld(buf, rs, rt, off) | 153 | # define UASM_i_LW(buf, rs, rt, off) uasm_i_ld(buf, rs, rt, off) |
149 | # define UASM_i_SW(buf, rs, rt, off) uasm_i_sd(buf, rs, rt, off) | 154 | # define UASM_i_LWX(buf, rs, rt, rd) uasm_i_ldx(buf, rs, rt, rd) |
155 | # define UASM_i_MFC0(buf, rt, rd...) uasm_i_dmfc0(buf, rt, rd) | ||
156 | # define UASM_i_MTC0(buf, rt, rd...) uasm_i_dmtc0(buf, rt, rd) | ||
157 | # define UASM_i_ROTR(buf, rs, rt, sh) uasm_i_drotr(buf, rs, rt, sh) | ||
158 | # define UASM_i_SC(buf, rs, rt, off) uasm_i_scd(buf, rs, rt, off) | ||
150 | # define UASM_i_SLL(buf, rs, rt, sh) uasm_i_dsll(buf, rs, rt, sh) | 159 | # define UASM_i_SLL(buf, rs, rt, sh) uasm_i_dsll(buf, rs, rt, sh) |
151 | # define UASM_i_SRA(buf, rs, rt, sh) uasm_i_dsra(buf, rs, rt, sh) | 160 | # define UASM_i_SRA(buf, rs, rt, sh) uasm_i_dsra(buf, rs, rt, sh) |
152 | # define UASM_i_SRL(buf, rs, rt, sh) uasm_i_dsrl(buf, rs, rt, sh) | 161 | # define UASM_i_SRL(buf, rs, rt, sh) uasm_i_dsrl(buf, rs, rt, sh) |
153 | # define UASM_i_SRL_SAFE(buf, rs, rt, sh) uasm_i_dsrl_safe(buf, rs, rt, sh) | 162 | # define UASM_i_SRL_SAFE(buf, rs, rt, sh) uasm_i_dsrl_safe(buf, rs, rt, sh) |
154 | # define UASM_i_ROTR(buf, rs, rt, sh) uasm_i_drotr(buf, rs, rt, sh) | ||
155 | # define UASM_i_MFC0(buf, rt, rd...) uasm_i_dmfc0(buf, rt, rd) | ||
156 | # define UASM_i_MTC0(buf, rt, rd...) uasm_i_dmtc0(buf, rt, rd) | ||
157 | # define UASM_i_ADDIU(buf, rs, rt, val) uasm_i_daddiu(buf, rs, rt, val) | ||
158 | # define UASM_i_ADDU(buf, rs, rt, rd) uasm_i_daddu(buf, rs, rt, rd) | ||
159 | # define UASM_i_SUBU(buf, rs, rt, rd) uasm_i_dsubu(buf, rs, rt, rd) | 163 | # define UASM_i_SUBU(buf, rs, rt, rd) uasm_i_dsubu(buf, rs, rt, rd) |
160 | # define UASM_i_LL(buf, rs, rt, off) uasm_i_lld(buf, rs, rt, off) | 164 | # define UASM_i_SW(buf, rs, rt, off) uasm_i_sd(buf, rs, rt, off) |
161 | # define UASM_i_SC(buf, rs, rt, off) uasm_i_scd(buf, rs, rt, off) | ||
162 | # define UASM_i_LWX(buf, rs, rt, rd) uasm_i_ldx(buf, rs, rt, rd) | ||
163 | #else | 165 | #else |
166 | # define UASM_i_ADDIU(buf, rs, rt, val) uasm_i_addiu(buf, rs, rt, val) | ||
167 | # define UASM_i_ADDU(buf, rs, rt, rd) uasm_i_addu(buf, rs, rt, rd) | ||
168 | # define UASM_i_LL(buf, rs, rt, off) uasm_i_ll(buf, rs, rt, off) | ||
164 | # define UASM_i_LW(buf, rs, rt, off) uasm_i_lw(buf, rs, rt, off) | 169 | # define UASM_i_LW(buf, rs, rt, off) uasm_i_lw(buf, rs, rt, off) |
165 | # define UASM_i_SW(buf, rs, rt, off) uasm_i_sw(buf, rs, rt, off) | 170 | # define UASM_i_LWX(buf, rs, rt, rd) uasm_i_lwx(buf, rs, rt, rd) |
171 | # define UASM_i_MFC0(buf, rt, rd...) uasm_i_mfc0(buf, rt, rd) | ||
172 | # define UASM_i_MTC0(buf, rt, rd...) uasm_i_mtc0(buf, rt, rd) | ||
173 | # define UASM_i_ROTR(buf, rs, rt, sh) uasm_i_rotr(buf, rs, rt, sh) | ||
174 | # define UASM_i_SC(buf, rs, rt, off) uasm_i_sc(buf, rs, rt, off) | ||
166 | # define UASM_i_SLL(buf, rs, rt, sh) uasm_i_sll(buf, rs, rt, sh) | 175 | # define UASM_i_SLL(buf, rs, rt, sh) uasm_i_sll(buf, rs, rt, sh) |
167 | # define UASM_i_SRA(buf, rs, rt, sh) uasm_i_sra(buf, rs, rt, sh) | 176 | # define UASM_i_SRA(buf, rs, rt, sh) uasm_i_sra(buf, rs, rt, sh) |
168 | # define UASM_i_SRL(buf, rs, rt, sh) uasm_i_srl(buf, rs, rt, sh) | 177 | # define UASM_i_SRL(buf, rs, rt, sh) uasm_i_srl(buf, rs, rt, sh) |
169 | # define UASM_i_SRL_SAFE(buf, rs, rt, sh) uasm_i_srl(buf, rs, rt, sh) | 178 | # define UASM_i_SRL_SAFE(buf, rs, rt, sh) uasm_i_srl(buf, rs, rt, sh) |
170 | # define UASM_i_ROTR(buf, rs, rt, sh) uasm_i_rotr(buf, rs, rt, sh) | ||
171 | # define UASM_i_MFC0(buf, rt, rd...) uasm_i_mfc0(buf, rt, rd) | ||
172 | # define UASM_i_MTC0(buf, rt, rd...) uasm_i_mtc0(buf, rt, rd) | ||
173 | # define UASM_i_ADDIU(buf, rs, rt, val) uasm_i_addiu(buf, rs, rt, val) | ||
174 | # define UASM_i_ADDU(buf, rs, rt, rd) uasm_i_addu(buf, rs, rt, rd) | ||
175 | # define UASM_i_SUBU(buf, rs, rt, rd) uasm_i_subu(buf, rs, rt, rd) | 179 | # define UASM_i_SUBU(buf, rs, rt, rd) uasm_i_subu(buf, rs, rt, rd) |
176 | # define UASM_i_LL(buf, rs, rt, off) uasm_i_ll(buf, rs, rt, off) | 180 | # define UASM_i_SW(buf, rs, rt, off) uasm_i_sw(buf, rs, rt, off) |
177 | # define UASM_i_SC(buf, rs, rt, off) uasm_i_sc(buf, rs, rt, off) | ||
178 | # define UASM_i_LWX(buf, rs, rt, rd) uasm_i_lwx(buf, rs, rt, rd) | ||
179 | #endif | 181 | #endif |
180 | 182 | ||
181 | #define uasm_i_b(buf, off) uasm_i_beq(buf, 0, 0, off) | 183 | #define uasm_i_b(buf, off) uasm_i_beq(buf, 0, 0, off) |
@@ -183,19 +185,10 @@ static inline void __uasminit uasm_l##lb(struct uasm_label **lab, u32 *addr) \ | |||
183 | #define uasm_i_beqzl(buf, rs, off) uasm_i_beql(buf, rs, 0, off) | 185 | #define uasm_i_beqzl(buf, rs, off) uasm_i_beql(buf, rs, 0, off) |
184 | #define uasm_i_bnez(buf, rs, off) uasm_i_bne(buf, rs, 0, off) | 186 | #define uasm_i_bnez(buf, rs, off) uasm_i_bne(buf, rs, 0, off) |
185 | #define uasm_i_bnezl(buf, rs, off) uasm_i_bnel(buf, rs, 0, off) | 187 | #define uasm_i_bnezl(buf, rs, off) uasm_i_bnel(buf, rs, 0, off) |
188 | #define uasm_i_ehb(buf) uasm_i_sll(buf, 0, 0, 3) | ||
186 | #define uasm_i_move(buf, a, b) UASM_i_ADDU(buf, a, 0, b) | 189 | #define uasm_i_move(buf, a, b) UASM_i_ADDU(buf, a, 0, b) |
187 | #define uasm_i_nop(buf) uasm_i_sll(buf, 0, 0, 0) | 190 | #define uasm_i_nop(buf) uasm_i_sll(buf, 0, 0, 0) |
188 | #define uasm_i_ssnop(buf) uasm_i_sll(buf, 0, 0, 1) | 191 | #define uasm_i_ssnop(buf) uasm_i_sll(buf, 0, 0, 1) |
189 | #define uasm_i_ehb(buf) uasm_i_sll(buf, 0, 0, 3) | ||
190 | |||
191 | static inline void uasm_i_dsrl_safe(u32 **p, unsigned int a1, | ||
192 | unsigned int a2, unsigned int a3) | ||
193 | { | ||
194 | if (a3 < 32) | ||
195 | uasm_i_dsrl(p, a1, a2, a3); | ||
196 | else | ||
197 | uasm_i_dsrl32(p, a1, a2, a3 - 32); | ||
198 | } | ||
199 | 192 | ||
200 | static inline void uasm_i_drotr_safe(u32 **p, unsigned int a1, | 193 | static inline void uasm_i_drotr_safe(u32 **p, unsigned int a1, |
201 | unsigned int a2, unsigned int a3) | 194 | unsigned int a2, unsigned int a3) |
@@ -215,6 +208,15 @@ static inline void uasm_i_dsll_safe(u32 **p, unsigned int a1, | |||
215 | uasm_i_dsll32(p, a1, a2, a3 - 32); | 208 | uasm_i_dsll32(p, a1, a2, a3 - 32); |
216 | } | 209 | } |
217 | 210 | ||
211 | static inline void uasm_i_dsrl_safe(u32 **p, unsigned int a1, | ||
212 | unsigned int a2, unsigned int a3) | ||
213 | { | ||
214 | if (a3 < 32) | ||
215 | uasm_i_dsrl(p, a1, a2, a3); | ||
216 | else | ||
217 | uasm_i_dsrl32(p, a1, a2, a3 - 32); | ||
218 | } | ||
219 | |||
218 | /* Handle relocations. */ | 220 | /* Handle relocations. */ |
219 | struct uasm_reloc { | 221 | struct uasm_reloc { |
220 | u32 *addr; | 222 | u32 *addr; |
@@ -234,16 +236,16 @@ void uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, | |||
234 | int uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr); | 236 | int uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr); |
235 | 237 | ||
236 | /* Convenience functions for labeled branches. */ | 238 | /* Convenience functions for labeled branches. */ |
237 | void uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
238 | void uasm_il_b(u32 **p, struct uasm_reloc **r, int lid); | 239 | void uasm_il_b(u32 **p, struct uasm_reloc **r, int lid); |
240 | void uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg, | ||
241 | unsigned int bit, int lid); | ||
242 | void uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg, | ||
243 | unsigned int bit, int lid); | ||
239 | void uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | 244 | void uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); |
240 | void uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | 245 | void uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); |
246 | void uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
247 | void uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
248 | void uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
241 | void uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1, | 249 | void uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1, |
242 | unsigned int reg2, int lid); | 250 | unsigned int reg2, int lid); |
243 | void uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | 251 | void uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); |
244 | void uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
245 | void uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid); | ||
246 | void uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg, | ||
247 | unsigned int bit, int lid); | ||
248 | void uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg, | ||
249 | unsigned int bit, int lid); | ||
diff --git a/arch/mips/mm/uasm.c b/arch/mips/mm/uasm.c index 5fa185151fc8..64a28e819064 100644 --- a/arch/mips/mm/uasm.c +++ b/arch/mips/mm/uasm.c | |||
@@ -58,18 +58,16 @@ enum fields { | |||
58 | 58 | ||
59 | enum opcode { | 59 | enum opcode { |
60 | insn_invalid, | 60 | insn_invalid, |
61 | insn_addu, insn_addiu, insn_and, insn_andi, insn_beq, | 61 | insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1, |
62 | insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl, | 62 | insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl, |
63 | insn_bne, insn_cache, insn_daddu, insn_daddiu, insn_dmfc0, | 63 | insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm, |
64 | insn_dmtc0, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl, | 64 | insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll, |
65 | insn_dsrl32, insn_drotr, insn_drotr32, insn_dsubu, insn_eret, | 65 | insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret, |
66 | insn_j, insn_jal, insn_jr, insn_ld, insn_ll, insn_lld, | 66 | insn_j, insn_jal, insn_jr, insn_ld, insn_ldx, insn_ll, insn_lld, |
67 | insn_lui, insn_lw, insn_mfc0, insn_mtc0, insn_or, insn_ori, | 67 | insn_lui, insn_lw, insn_lwx, insn_mfc0, insn_mtc0, insn_or, insn_ori, |
68 | insn_pref, insn_rfe, insn_sc, insn_scd, insn_sd, insn_sll, | 68 | insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, |
69 | insn_sra, insn_srl, insn_rotr, insn_subu, insn_sw, insn_tlbp, | 69 | insn_sra, insn_srl, insn_subu, insn_sw, insn_syscall, insn_tlbp, |
70 | insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori, | 70 | insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori, |
71 | insn_dins, insn_dinsm, insn_syscall, insn_bbit0, insn_bbit1, | ||
72 | insn_lwx, insn_ldx | ||
73 | }; | 71 | }; |
74 | 72 | ||
75 | struct insn { | 73 | struct insn { |
@@ -90,65 +88,65 @@ struct insn { | |||
90 | static struct insn insn_table[] __uasminitdata = { | 88 | static struct insn insn_table[] __uasminitdata = { |
91 | { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 89 | { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
92 | { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD }, | 90 | { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD }, |
93 | { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD }, | ||
94 | { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, | 91 | { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, |
95 | { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | 92 | { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD }, |
93 | { insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | ||
94 | { insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | ||
96 | { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | 95 | { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, |
97 | { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM }, | 96 | { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, |
98 | { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM }, | 97 | { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM }, |
99 | { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM }, | 98 | { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM }, |
100 | { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM }, | 99 | { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM }, |
100 | { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM }, | ||
101 | { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | 101 | { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, |
102 | { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 102 | { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
103 | { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 103 | { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
104 | { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD }, | 104 | { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD }, |
105 | { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE }, | ||
106 | { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE }, | ||
105 | { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET}, | 107 | { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET}, |
106 | { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET}, | 108 | { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET}, |
107 | { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE }, | 109 | { insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE }, |
110 | { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE }, | ||
108 | { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE }, | 111 | { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE }, |
112 | { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE }, | ||
109 | { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE }, | 113 | { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE }, |
110 | { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE }, | ||
111 | { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE }, | 114 | { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE }, |
112 | { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE }, | 115 | { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE }, |
113 | { insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE }, | ||
114 | { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD }, | 116 | { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD }, |
115 | { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 }, | 117 | { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 }, |
116 | { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM }, | ||
117 | { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM }, | 118 | { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM }, |
119 | { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM }, | ||
118 | { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS }, | 120 | { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS }, |
119 | { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 121 | { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
120 | { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 122 | { insn_ldx, M(spec3_op, 0, 0, 0, ldx_op, lx_op), RS | RT | RD }, |
121 | { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 123 | { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
124 | { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | ||
122 | { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM }, | 125 | { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM }, |
123 | { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 126 | { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
127 | { insn_lwx, M(spec3_op, 0, 0, 0, lwx_op, lx_op), RS | RT | RD }, | ||
124 | { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET}, | 128 | { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET}, |
125 | { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET}, | 129 | { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET}, |
126 | { insn_or, M(spec_op, 0, 0, 0, 0, or_op), RS | RT | RD }, | ||
127 | { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, | 130 | { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, |
131 | { insn_or, M(spec_op, 0, 0, 0, 0, or_op), RS | RT | RD }, | ||
128 | { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 132 | { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
129 | { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 }, | 133 | { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 }, |
130 | { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 134 | { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE }, |
131 | { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 135 | { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
136 | { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | ||
132 | { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 137 | { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
133 | { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE }, | 138 | { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE }, |
134 | { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE }, | 139 | { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE }, |
135 | { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE }, | 140 | { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE }, |
136 | { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE }, | ||
137 | { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD }, | 141 | { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD }, |
138 | { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, | 142 | { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM }, |
143 | { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM}, | ||
139 | { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 }, | 144 | { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 }, |
140 | { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 }, | 145 | { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 }, |
141 | { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 }, | 146 | { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 }, |
142 | { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 }, | 147 | { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 }, |
143 | { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD }, | ||
144 | { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, | 148 | { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM }, |
145 | { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE }, | 149 | { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD }, |
146 | { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE }, | ||
147 | { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM}, | ||
148 | { insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | ||
149 | { insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM }, | ||
150 | { insn_lwx, M(spec3_op, 0, 0, 0, lwx_op, lx_op), RS | RT | RD }, | ||
151 | { insn_ldx, M(spec3_op, 0, 0, 0, ldx_op, lx_op), RS | RT | RD }, | ||
152 | { insn_invalid, 0, 0 } | 150 | { insn_invalid, 0, 0 } |
153 | }; | 151 | }; |
154 | 152 | ||