aboutsummaryrefslogtreecommitdiffstats
path: root/arch/mips
diff options
context:
space:
mode:
authorRicardo Mendoza <ricmm@gentoo.org>2010-07-18 23:59:59 -0400
committerRalf Baechle <ralf@linux-mips.org>2010-08-05 08:26:06 -0400
commit58a6d45193a4f5af9d55f243779ea485656e3a22 (patch)
tree493f9cbd858c38754374a2b90e5d467e052628ec /arch/mips
parent65ab2826c4185fc949c3a720186bd09d75ea14a4 (diff)
MIPS: RM7000: Make use of cache_op() instead of inline asm
Small cleanup of the cache code to get rid of inline asm, in preparation to give tertiary cache support. Signed-off-by: Ricardo Mendoza <ricmm@gentoo.org> To: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/1476/ Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch/mips')
-rw-r--r--arch/mips/mm/sc-rm7k.c12
1 files changed, 2 insertions, 10 deletions
diff --git a/arch/mips/mm/sc-rm7k.c b/arch/mips/mm/sc-rm7k.c
index de69bfbf506e..53634398a56d 100644
--- a/arch/mips/mm/sc-rm7k.c
+++ b/arch/mips/mm/sc-rm7k.c
@@ -95,16 +95,8 @@ static __cpuinit void __rm7k_sc_enable(void)
95 write_c0_taglo(0); 95 write_c0_taglo(0);
96 write_c0_taghi(0); 96 write_c0_taghi(0);
97 97
98 for (i = 0; i < scache_size; i += sc_lsize) { 98 for (i = 0; i < scache_size; i += sc_lsize)
99 __asm__ __volatile__ ( 99 cache_op(Index_Store_Tag_SD, CKSEG0ADDR(i));
100 ".set noreorder\n\t"
101 ".set mips3\n\t"
102 "cache %1, (%0)\n\t"
103 ".set mips0\n\t"
104 ".set reorder"
105 :
106 : "r" (CKSEG0ADDR(i)), "i" (Index_Store_Tag_SD));
107 }
108} 100}
109 101
110static __cpuinit void rm7k_sc_enable(void) 102static __cpuinit void rm7k_sc_enable(void)