aboutsummaryrefslogtreecommitdiffstats
path: root/arch/mips/math-emu
diff options
context:
space:
mode:
authorMaciej W. Rozycki <macro@linux-mips.org>2015-04-03 18:27:38 -0400
committerRalf Baechle <ralf@linux-mips.org>2015-04-07 19:10:31 -0400
commitf1f3b7ebac08161761c352fd070cfa07b7b94c54 (patch)
treebd02705eb60a81da45d40827dcfec70dd31ab622 /arch/mips/math-emu
parentc491cfa2ca804e58f4e88386736c1608c82da08a (diff)
MIPS: math-emu: Define IEEE 754-2008 feature control bits
Define IEEE 754-2008 feature control bits: FIR.HAS2008, FCSR.ABS2008 and FCSR.NAN2008, and update the `_ieee754_csr' structure accordingly. For completeness define FIR.UFRP too. Signed-off-by: Maciej W. Rozycki <macro@linux-mips.org> Cc: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/9709/ Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch/mips/math-emu')
-rw-r--r--arch/mips/math-emu/cp1emu.c5
-rw-r--r--arch/mips/math-emu/ieee754.h12
2 files changed, 10 insertions, 7 deletions
diff --git a/arch/mips/math-emu/cp1emu.c b/arch/mips/math-emu/cp1emu.c
index 8034ee4c3341..3a90170a6277 100644
--- a/arch/mips/math-emu/cp1emu.c
+++ b/arch/mips/math-emu/cp1emu.c
@@ -919,8 +919,9 @@ static inline void cop1_ctc(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
919 pr_debug("%p gpr[%d]->csr=%08x\n", 919 pr_debug("%p gpr[%d]->csr=%08x\n",
920 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value); 920 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
921 921
922 /* Don't write reserved bits. */ 922 /* Don't write unsupported bits. */
923 fcr31 = value & ~FPU_CSR_RSVD; 923 fcr31 = value &
924 ~(FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
924 break; 925 break;
925 926
926 case FPCREG_FENR: 927 case FPCREG_FENR:
diff --git a/arch/mips/math-emu/ieee754.h b/arch/mips/math-emu/ieee754.h
index 918334465212..a5ca108ce467 100644
--- a/arch/mips/math-emu/ieee754.h
+++ b/arch/mips/math-emu/ieee754.h
@@ -130,15 +130,17 @@ enum {
130 * The control status register 130 * The control status register
131 */ 131 */
132struct _ieee754_csr { 132struct _ieee754_csr {
133 __BITFIELD_FIELD(unsigned pad0:7, 133 __BITFIELD_FIELD(unsigned fcc:7, /* condition[7:1] */
134 __BITFIELD_FIELD(unsigned nod:1, /* set 1 for no denormalised numbers */ 134 __BITFIELD_FIELD(unsigned nod:1, /* set 1 for no denormals */
135 __BITFIELD_FIELD(unsigned c:1, /* condition */ 135 __BITFIELD_FIELD(unsigned c:1, /* condition[0] */
136 __BITFIELD_FIELD(unsigned pad1:5, 136 __BITFIELD_FIELD(unsigned pad0:3,
137 __BITFIELD_FIELD(unsigned abs2008:1, /* IEEE 754-2008 ABS/NEG.fmt */
138 __BITFIELD_FIELD(unsigned nan2008:1, /* IEEE 754-2008 NaN mode */
137 __BITFIELD_FIELD(unsigned cx:6, /* exceptions this operation */ 139 __BITFIELD_FIELD(unsigned cx:6, /* exceptions this operation */
138 __BITFIELD_FIELD(unsigned mx:5, /* exception enable mask */ 140 __BITFIELD_FIELD(unsigned mx:5, /* exception enable mask */
139 __BITFIELD_FIELD(unsigned sx:5, /* exceptions total */ 141 __BITFIELD_FIELD(unsigned sx:5, /* exceptions total */
140 __BITFIELD_FIELD(unsigned rm:2, /* current rounding mode */ 142 __BITFIELD_FIELD(unsigned rm:2, /* current rounding mode */
141 ;)))))))) 143 ;))))))))))
142}; 144};
143#define ieee754_csr (*(struct _ieee754_csr *)(&current->thread.fpu.fcr31)) 145#define ieee754_csr (*(struct _ieee754_csr *)(&current->thread.fpu.fcr31))
144 146