diff options
author | David Daney <ddaney@caviumnetworks.com> | 2010-10-07 19:03:43 -0400 |
---|---|---|
committer | Ralf Baechle <ralf@linux-mips.org> | 2010-10-29 14:08:35 -0400 |
commit | 1584d7f2d58999c00066a4afc4ad95e07b2a04e8 (patch) | |
tree | cb451b435fb164ca6582a18a214643329adf87cc /arch/mips/include/asm | |
parent | b8db85b5b5c22236d168eb03a67c2641bf7fa651 (diff) |
MIPS: Add identifiers for Octeon II CPUs.
Signed-off-by: David Daney <ddaney@caviumnetworks.com>
Patchwork: http://patchwork.linux-mips.org/patch/1662/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch/mips/include/asm')
-rw-r--r-- | arch/mips/include/asm/cpu.h | 3 |
1 files changed, 2 insertions, 1 deletions
diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h index b201a8f5b127..049a189ea91f 100644 --- a/arch/mips/include/asm/cpu.h +++ b/arch/mips/include/asm/cpu.h | |||
@@ -131,6 +131,7 @@ | |||
131 | #define PRID_IMP_CAVIUM_CN56XX 0x0400 | 131 | #define PRID_IMP_CAVIUM_CN56XX 0x0400 |
132 | #define PRID_IMP_CAVIUM_CN50XX 0x0600 | 132 | #define PRID_IMP_CAVIUM_CN50XX 0x0600 |
133 | #define PRID_IMP_CAVIUM_CN52XX 0x0700 | 133 | #define PRID_IMP_CAVIUM_CN52XX 0x0700 |
134 | #define PRID_IMP_CAVIUM_CN63XX 0x9000 | ||
134 | 135 | ||
135 | /* | 136 | /* |
136 | * These are the PRID's for when 23:16 == PRID_COMP_INGENIC | 137 | * These are the PRID's for when 23:16 == PRID_COMP_INGENIC |
@@ -231,7 +232,7 @@ enum cpu_type_enum { | |||
231 | * MIPS64 class processors | 232 | * MIPS64 class processors |
232 | */ | 233 | */ |
233 | CPU_5KC, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2, | 234 | CPU_5KC, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2, |
234 | CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, | 235 | CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, CPU_CAVIUM_OCTEON2, |
235 | 236 | ||
236 | CPU_LAST | 237 | CPU_LAST |
237 | }; | 238 | }; |