aboutsummaryrefslogtreecommitdiffstats
path: root/arch/blackfin/mach-bf538/include/mach/defBF539.h
diff options
context:
space:
mode:
authorMike Frysinger <vapier@gentoo.org>2009-10-20 13:20:21 -0400
committerMike Frysinger <vapier@gentoo.org>2009-12-15 00:14:59 -0500
commit00d2460454676344a55a03f03fa284ad69325592 (patch)
tree7885d8dcdeb1ffc026bc4888e1074ce7b8133c7a /arch/blackfin/mach-bf538/include/mach/defBF539.h
parentc6feb7682885f732a264ef589ee44edb1a3d45f2 (diff)
Blackfin: unify DMA masks
Every Blackfin variant has the same DMA bit masks, so avoid duplicating them over and over in each mach header. Signed-off-by: Mike Frysinger <vapier@gentoo.org>
Diffstat (limited to 'arch/blackfin/mach-bf538/include/mach/defBF539.h')
-rw-r--r--arch/blackfin/mach-bf538/include/mach/defBF539.h46
1 files changed, 0 insertions, 46 deletions
diff --git a/arch/blackfin/mach-bf538/include/mach/defBF539.h b/arch/blackfin/mach-bf538/include/mach/defBF539.h
index 5375819b6147..fac563e6f62f 100644
--- a/arch/blackfin/mach-bf538/include/mach/defBF539.h
+++ b/arch/blackfin/mach-bf538/include/mach/defBF539.h
@@ -1757,52 +1757,6 @@
1757 1757
1758 1758
1759/* ********** DMA CONTROLLER MASKS ***********************/ 1759/* ********** DMA CONTROLLER MASKS ***********************/
1760/* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
1761#define DMAEN 0x0001 /* Channel Enable */
1762#define WNR 0x0002 /* Channel Direction (W/R*) */
1763#define WDSIZE_8 0x0000 /* Word Size 8 bits */
1764#define WDSIZE_16 0x0004 /* Word Size 16 bits */
1765#define WDSIZE_32 0x0008 /* Word Size 32 bits */
1766#define DMA2D 0x0010 /* 2D/1D* Mode */
1767#define RESTART 0x0020 /* Restart */
1768#define DI_SEL 0x0040 /* Data Interrupt Select */
1769#define DI_EN 0x0080 /* Data Interrupt Enable */
1770#define NDSIZE 0x0900 /* Next Descriptor Size */
1771#define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 (Stop/Autobuffer) */
1772#define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
1773#define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
1774#define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
1775#define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
1776#define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
1777#define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
1778#define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
1779#define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
1780#define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
1781
1782#define DMAFLOW 0x7000 /* Flow Control */
1783#define DMAFLOW_STOP 0x0000 /* Stop Mode */
1784#define DMAFLOW_AUTO 0x1000 /* Autobuffer Mode */
1785#define DMAFLOW_ARRAY 0x4000 /* Descriptor Array Mode */
1786#define DMAFLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
1787#define DMAFLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
1788
1789#define DMAEN_P 0x0 /* Channel Enable */
1790#define WNR_P 0x1 /* Channel Direction (W/R*) */
1791#define DMA2D_P 0x4 /* 2D/1D* Mode */
1792#define RESTART_P 0x5 /* Restart */
1793#define DI_SEL_P 0x6 /* Data Interrupt Select */
1794#define DI_EN_P 0x7 /* Data Interrupt Enable */
1795
1796/* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
1797#define DMA_DONE 0x0001 /* DMA Done Indicator */
1798#define DMA_ERR 0x0002 /* DMA Error Indicator */
1799#define DFETCH 0x0004 /* Descriptor Fetch Indicator */
1800#define DMA_RUN 0x0008 /* DMA Running Indicator */
1801
1802#define DMA_DONE_P 0x0 /* DMA Done Indicator */
1803#define DMA_ERR_P 0x1 /* DMA Error Indicator */
1804#define DFETCH_P 0x2 /* Descriptor Fetch Indicator */
1805#define DMA_RUN_P 0x3 /* DMA Running Indicator */
1806 1760
1807/* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */ 1761/* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
1808 1762