diff options
author | Uwe Kleine-König <u.kleine-koenig@pengutronix.de> | 2010-10-22 03:20:52 -0400 |
---|---|---|
committer | Uwe Kleine-König <u.kleine-koenig@pengutronix.de> | 2010-11-17 02:58:12 -0500 |
commit | d96801b2ca47cfeddadede7a1998e1fe0eab095c (patch) | |
tree | 57de74158adb34e5b07e243648952e8fcfe7aa77 /arch/arm/plat-mxc/include/mach/mx3x.h | |
parent | ac401427c05a6a371950a1cdfaec75f72bffb9b5 (diff) |
ARM: imx: remove deprecated symbols as all users are gone now
Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de>
Diffstat (limited to 'arch/arm/plat-mxc/include/mach/mx3x.h')
-rw-r--r-- | arch/arm/plat-mxc/include/mach/mx3x.h | 114 |
1 files changed, 0 insertions, 114 deletions
diff --git a/arch/arm/plat-mxc/include/mach/mx3x.h b/arch/arm/plat-mxc/include/mach/mx3x.h index 3d6cc455cee7..8c7f34e737d0 100644 --- a/arch/arm/plat-mxc/include/mach/mx3x.h +++ b/arch/arm/plat-mxc/include/mach/mx3x.h | |||
@@ -221,118 +221,4 @@ static inline int mx35_revision(void) | |||
221 | } | 221 | } |
222 | #endif | 222 | #endif |
223 | 223 | ||
224 | #ifdef IMX_NEEDS_DEPRECATED_SYMBOLS | ||
225 | /* these should go away */ | ||
226 | #define L2CC_BASE_ADDR MX3x_L2CC_BASE_ADDR | ||
227 | #define L2CC_SIZE MX3x_L2CC_SIZE | ||
228 | #define AIPS1_BASE_ADDR MX3x_AIPS1_BASE_ADDR | ||
229 | #define AIPS1_SIZE MX3x_AIPS1_SIZE | ||
230 | #define MAX_BASE_ADDR MX3x_MAX_BASE_ADDR | ||
231 | #define EVTMON_BASE_ADDR MX3x_EVTMON_BASE_ADDR | ||
232 | #define CLKCTL_BASE_ADDR MX3x_CLKCTL_BASE_ADDR | ||
233 | #define ETB_SLOT4_BASE_ADDR MX3x_ETB_SLOT4_BASE_ADDR | ||
234 | #define ETB_SLOT5_BASE_ADDR MX3x_ETB_SLOT5_BASE_ADDR | ||
235 | #define ECT_CTIO_BASE_ADDR MX3x_ECT_CTIO_BASE_ADDR | ||
236 | #define I2C_BASE_ADDR MX3x_I2C_BASE_ADDR | ||
237 | #define I2C3_BASE_ADDR MX3x_I2C3_BASE_ADDR | ||
238 | #define UART1_BASE_ADDR MX3x_UART1_BASE_ADDR | ||
239 | #define UART2_BASE_ADDR MX3x_UART2_BASE_ADDR | ||
240 | #define I2C2_BASE_ADDR MX3x_I2C2_BASE_ADDR | ||
241 | #define OWIRE_BASE_ADDR MX3x_OWIRE_BASE_ADDR | ||
242 | #define SSI1_BASE_ADDR MX3x_SSI1_BASE_ADDR | ||
243 | #define CSPI1_BASE_ADDR MX3x_CSPI1_BASE_ADDR | ||
244 | #define KPP_BASE_ADDR MX3x_KPP_BASE_ADDR | ||
245 | #define IOMUXC_BASE_ADDR MX3x_IOMUXC_BASE_ADDR | ||
246 | #define ECT_IP1_BASE_ADDR MX3x_ECT_IP1_BASE_ADDR | ||
247 | #define ECT_IP2_BASE_ADDR MX3x_ECT_IP2_BASE_ADDR | ||
248 | #define SPBA0_BASE_ADDR MX3x_SPBA0_BASE_ADDR | ||
249 | #define SPBA0_SIZE MX3x_SPBA0_SIZE | ||
250 | #define UART3_BASE_ADDR MX3x_UART3_BASE_ADDR | ||
251 | #define CSPI2_BASE_ADDR MX3x_CSPI2_BASE_ADDR | ||
252 | #define SSI2_BASE_ADDR MX3x_SSI2_BASE_ADDR | ||
253 | #define ATA_DMA_BASE_ADDR MX3x_ATA_DMA_BASE_ADDR | ||
254 | #define MSHC1_BASE_ADDR MX3x_MSHC1_BASE_ADDR | ||
255 | #define SPBA_CTRL_BASE_ADDR MX3x_SPBA_CTRL_BASE_ADDR | ||
256 | #define AIPS2_BASE_ADDR MX3x_AIPS2_BASE_ADDR | ||
257 | #define AIPS2_SIZE MX3x_AIPS2_SIZE | ||
258 | #define CCM_BASE_ADDR MX3x_CCM_BASE_ADDR | ||
259 | #define GPT1_BASE_ADDR MX3x_GPT1_BASE_ADDR | ||
260 | #define EPIT1_BASE_ADDR MX3x_EPIT1_BASE_ADDR | ||
261 | #define EPIT2_BASE_ADDR MX3x_EPIT2_BASE_ADDR | ||
262 | #define GPIO3_BASE_ADDR MX3x_GPIO3_BASE_ADDR | ||
263 | #define SCC_BASE_ADDR MX3x_SCC_BASE_ADDR | ||
264 | #define RNGA_BASE_ADDR MX3x_RNGA_BASE_ADDR | ||
265 | #define IPU_CTRL_BASE_ADDR MX3x_IPU_CTRL_BASE_ADDR | ||
266 | #define AUDMUX_BASE_ADDR MX3x_AUDMUX_BASE_ADDR | ||
267 | #define GPIO1_BASE_ADDR MX3x_GPIO1_BASE_ADDR | ||
268 | #define GPIO2_BASE_ADDR MX3x_GPIO2_BASE_ADDR | ||
269 | #define SDMA_BASE_ADDR MX3x_SDMA_BASE_ADDR | ||
270 | #define RTC_BASE_ADDR MX3x_RTC_BASE_ADDR | ||
271 | #define WDOG_BASE_ADDR MX3x_WDOG_BASE_ADDR | ||
272 | #define PWM_BASE_ADDR MX3x_PWM_BASE_ADDR | ||
273 | #define RTIC_BASE_ADDR MX3x_RTIC_BASE_ADDR | ||
274 | #define ROMP_BASE_ADDR MX3x_ROMP_BASE_ADDR | ||
275 | #define ROMP_SIZE MX3x_ROMP_SIZE | ||
276 | #define AVIC_BASE_ADDR MX3x_AVIC_BASE_ADDR | ||
277 | #define AVIC_SIZE MX3x_AVIC_SIZE | ||
278 | #define IPU_MEM_BASE_ADDR MX3x_IPU_MEM_BASE_ADDR | ||
279 | #define CSD0_BASE_ADDR MX3x_CSD0_BASE_ADDR | ||
280 | #define CSD1_BASE_ADDR MX3x_CSD1_BASE_ADDR | ||
281 | #define CS0_BASE_ADDR MX3x_CS0_BASE_ADDR | ||
282 | #define CS1_BASE_ADDR MX3x_CS1_BASE_ADDR | ||
283 | #define CS2_BASE_ADDR MX3x_CS2_BASE_ADDR | ||
284 | #define CS3_BASE_ADDR MX3x_CS3_BASE_ADDR | ||
285 | #define CS4_BASE_ADDR MX3x_CS4_BASE_ADDR | ||
286 | #define CS4_SIZE MX3x_CS4_SIZE | ||
287 | #define CS5_BASE_ADDR MX3x_CS5_BASE_ADDR | ||
288 | #define CS5_SIZE MX3x_CS5_SIZE | ||
289 | #define X_MEMC_BASE_ADDR MX3x_X_MEMC_BASE_ADDR | ||
290 | #define X_MEMC_SIZE MX3x_X_MEMC_SIZE | ||
291 | #define ESDCTL_BASE_ADDR MX3x_ESDCTL_BASE_ADDR | ||
292 | #define WEIM_BASE_ADDR MX3x_WEIM_BASE_ADDR | ||
293 | #define M3IF_BASE_ADDR MX3x_M3IF_BASE_ADDR | ||
294 | #define EMI_CTL_BASE_ADDR MX3x_EMI_CTL_BASE_ADDR | ||
295 | #define PCMCIA_CTL_BASE_ADDR MX3x_PCMCIA_CTL_BASE_ADDR | ||
296 | #define PCMCIA_MEM_BASE_ADDR MX3x_PCMCIA_MEM_BASE_ADDR | ||
297 | #define MXC_INT_I2C3 MX3x_INT_I2C3 | ||
298 | #define MXC_INT_I2C2 MX3x_INT_I2C2 | ||
299 | #define MXC_INT_RTIC MX3x_INT_RTIC | ||
300 | #define MXC_INT_I2C MX3x_INT_I2C | ||
301 | #define MXC_INT_CSPI2 MX3x_INT_CSPI2 | ||
302 | #define MXC_INT_CSPI1 MX3x_INT_CSPI1 | ||
303 | #define MXC_INT_ATA MX3x_INT_ATA | ||
304 | #define MXC_INT_UART3 MX3x_INT_UART3 | ||
305 | #define MXC_INT_IIM MX3x_INT_IIM | ||
306 | #define MXC_INT_RNGA MX3x_INT_RNGA | ||
307 | #define MXC_INT_EVTMON MX3x_INT_EVTMON | ||
308 | #define MXC_INT_KPP MX3x_INT_KPP | ||
309 | #define MXC_INT_RTC MX3x_INT_RTC | ||
310 | #define MXC_INT_PWM MX3x_INT_PWM | ||
311 | #define MXC_INT_EPIT2 MX3x_INT_EPIT2 | ||
312 | #define MXC_INT_EPIT1 MX3x_INT_EPIT1 | ||
313 | #define MXC_INT_GPT MX3x_INT_GPT | ||
314 | #define MXC_INT_POWER_FAIL MX3x_INT_POWER_FAIL | ||
315 | #define MXC_INT_UART2 MX3x_INT_UART2 | ||
316 | #define MXC_INT_NANDFC MX3x_INT_NANDFC | ||
317 | #define MXC_INT_SDMA MX3x_INT_SDMA | ||
318 | #define MXC_INT_MSHC1 MX3x_INT_MSHC1 | ||
319 | #define MXC_INT_IPU_ERR MX3x_INT_IPU_ERR | ||
320 | #define MXC_INT_IPU_SYN MX3x_INT_IPU_SYN | ||
321 | #define MXC_INT_UART1 MX3x_INT_UART1 | ||
322 | #define MXC_INT_ECT MX3x_INT_ECT | ||
323 | #define MXC_INT_SCC_SCM MX3x_INT_SCC_SCM | ||
324 | #define MXC_INT_SCC_SMN MX3x_INT_SCC_SMN | ||
325 | #define MXC_INT_GPIO2 MX3x_INT_GPIO2 | ||
326 | #define MXC_INT_GPIO1 MX3x_INT_GPIO1 | ||
327 | #define MXC_INT_WDOG MX3x_INT_WDOG | ||
328 | #define MXC_INT_GPIO3 MX3x_INT_GPIO3 | ||
329 | #define MXC_INT_EXT_POWER MX3x_INT_EXT_POWER | ||
330 | #define MXC_INT_EXT_TEMPER MX3x_INT_EXT_TEMPER | ||
331 | #define MXC_INT_EXT_SENSOR60 MX3x_INT_EXT_SENSOR60 | ||
332 | #define MXC_INT_EXT_SENSOR61 MX3x_INT_EXT_SENSOR61 | ||
333 | #define MXC_INT_EXT_WDOG MX3x_INT_EXT_WDOG | ||
334 | #define MXC_INT_EXT_TV MX3x_INT_EXT_TV | ||
335 | #define PROD_SIGNATURE MX3x_PROD_SIGNATURE | ||
336 | #endif | ||
337 | |||
338 | #endif /* ifndef __MACH_MX3x_H__ */ | 224 | #endif /* ifndef __MACH_MX3x_H__ */ |