aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/kernel/head.S
diff options
context:
space:
mode:
authorWill Deacon <will.deacon@arm.com>2011-11-22 12:30:28 -0500
committerCatalin Marinas <catalin.marinas@arm.com>2011-12-08 05:30:38 -0500
commitd675d0bc47f28c5414fbbe17fcc801f69c45b960 (patch)
tree78d7b2c43650d6af96caac9e631409cf15c8f25a /arch/arm/kernel/head.S
parent8d2cd3a38fd663bd341507f5ac29002ffd81d986 (diff)
ARM: LPAE: add ISBs around MMU enabling code
Before we enable the MMU, we must ensure that the TTBR registers contain sane values. After the MMU has been enabled, we jump to the *virtual* address of the following function, so we also need to ensure that the SCTLR write has taken effect. This patch adds ISB instructions around the SCTLR write to ensure the visibility of the above. Signed-off-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
Diffstat (limited to 'arch/arm/kernel/head.S')
-rw-r--r--arch/arm/kernel/head.S2
1 files changed, 2 insertions, 0 deletions
diff --git a/arch/arm/kernel/head.S b/arch/arm/kernel/head.S
index 64e9943ea4f0..54eb94aff6cd 100644
--- a/arch/arm/kernel/head.S
+++ b/arch/arm/kernel/head.S
@@ -401,8 +401,10 @@ ENDPROC(__enable_mmu)
401 .pushsection .idmap.text, "ax" 401 .pushsection .idmap.text, "ax"
402ENTRY(__turn_mmu_on) 402ENTRY(__turn_mmu_on)
403 mov r0, r0 403 mov r0, r0
404 instr_sync
404 mcr p15, 0, r0, c1, c0, 0 @ write control reg 405 mcr p15, 0, r0, c1, c0, 0 @ write control reg
405 mrc p15, 0, r3, c0, c0, 0 @ read id reg 406 mrc p15, 0, r3, c0, c0, 0 @ read id reg
407 instr_sync
406 mov r3, r3 408 mov r3, r3
407 mov r3, r13 409 mov r3, r13
408 mov pc, r3 410 mov pc, r3