diff options
author | Emilio López <emilio@elopez.com.ar> | 2013-12-22 22:32:42 -0500 |
---|---|---|
committer | Emilio López <emilio@elopez.com.ar> | 2013-12-28 15:28:23 -0500 |
commit | 8dc36bffd9c38f6a29542f3e833c2511c82666f1 (patch) | |
tree | 94e5ce69b05e17d9a5051dbd752bf7cb4601bee8 /arch/arm/boot/dts/sun5i-a13.dtsi | |
parent | 4b756ffb58a62ed8661126ca1b3209e2cf436852 (diff) |
ARM: sun5i: dt: mod0 clocks
This commit adds all the mod0 clocks available on A10 and A13. The list
has been constructed by looking at the Allwinner code release for A10S
and A13.
Signed-off-by: Emilio López <emilio@elopez.com.ar>
Acked-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Diffstat (limited to 'arch/arm/boot/dts/sun5i-a13.dtsi')
-rw-r--r-- | arch/arm/boot/dts/sun5i-a13.dtsi | 88 |
1 files changed, 88 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/sun5i-a13.dtsi b/arch/arm/boot/dts/sun5i-a13.dtsi index cded3c796974..c46ac6598854 100644 --- a/arch/arm/boot/dts/sun5i-a13.dtsi +++ b/arch/arm/boot/dts/sun5i-a13.dtsi | |||
@@ -170,6 +170,94 @@ | |||
170 | clock-output-names = "apb1_i2c0", "apb1_i2c1", | 170 | clock-output-names = "apb1_i2c0", "apb1_i2c1", |
171 | "apb1_i2c2", "apb1_uart1", "apb1_uart3"; | 171 | "apb1_i2c2", "apb1_uart1", "apb1_uart3"; |
172 | }; | 172 | }; |
173 | |||
174 | nand_clk: clk@01c20080 { | ||
175 | #clock-cells = <0>; | ||
176 | compatible = "allwinner,sun4i-mod0-clk"; | ||
177 | reg = <0x01c20080 0x4>; | ||
178 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
179 | clock-output-names = "nand"; | ||
180 | }; | ||
181 | |||
182 | ms_clk: clk@01c20084 { | ||
183 | #clock-cells = <0>; | ||
184 | compatible = "allwinner,sun4i-mod0-clk"; | ||
185 | reg = <0x01c20084 0x4>; | ||
186 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
187 | clock-output-names = "ms"; | ||
188 | }; | ||
189 | |||
190 | mmc0_clk: clk@01c20088 { | ||
191 | #clock-cells = <0>; | ||
192 | compatible = "allwinner,sun4i-mod0-clk"; | ||
193 | reg = <0x01c20088 0x4>; | ||
194 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
195 | clock-output-names = "mmc0"; | ||
196 | }; | ||
197 | |||
198 | mmc1_clk: clk@01c2008c { | ||
199 | #clock-cells = <0>; | ||
200 | compatible = "allwinner,sun4i-mod0-clk"; | ||
201 | reg = <0x01c2008c 0x4>; | ||
202 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
203 | clock-output-names = "mmc1"; | ||
204 | }; | ||
205 | |||
206 | mmc2_clk: clk@01c20090 { | ||
207 | #clock-cells = <0>; | ||
208 | compatible = "allwinner,sun4i-mod0-clk"; | ||
209 | reg = <0x01c20090 0x4>; | ||
210 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
211 | clock-output-names = "mmc2"; | ||
212 | }; | ||
213 | |||
214 | ts_clk: clk@01c20098 { | ||
215 | #clock-cells = <0>; | ||
216 | compatible = "allwinner,sun4i-mod0-clk"; | ||
217 | reg = <0x01c20098 0x4>; | ||
218 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
219 | clock-output-names = "ts"; | ||
220 | }; | ||
221 | |||
222 | ss_clk: clk@01c2009c { | ||
223 | #clock-cells = <0>; | ||
224 | compatible = "allwinner,sun4i-mod0-clk"; | ||
225 | reg = <0x01c2009c 0x4>; | ||
226 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
227 | clock-output-names = "ss"; | ||
228 | }; | ||
229 | |||
230 | spi0_clk: clk@01c200a0 { | ||
231 | #clock-cells = <0>; | ||
232 | compatible = "allwinner,sun4i-mod0-clk"; | ||
233 | reg = <0x01c200a0 0x4>; | ||
234 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
235 | clock-output-names = "spi0"; | ||
236 | }; | ||
237 | |||
238 | spi1_clk: clk@01c200a4 { | ||
239 | #clock-cells = <0>; | ||
240 | compatible = "allwinner,sun4i-mod0-clk"; | ||
241 | reg = <0x01c200a4 0x4>; | ||
242 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
243 | clock-output-names = "spi1"; | ||
244 | }; | ||
245 | |||
246 | spi2_clk: clk@01c200a8 { | ||
247 | #clock-cells = <0>; | ||
248 | compatible = "allwinner,sun4i-mod0-clk"; | ||
249 | reg = <0x01c200a8 0x4>; | ||
250 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
251 | clock-output-names = "spi2"; | ||
252 | }; | ||
253 | |||
254 | ir0_clk: clk@01c200b0 { | ||
255 | #clock-cells = <0>; | ||
256 | compatible = "allwinner,sun4i-mod0-clk"; | ||
257 | reg = <0x01c200b0 0x4>; | ||
258 | clocks = <&osc24M>, <&pll6 1>, <&pll5 1>; | ||
259 | clock-output-names = "ir0"; | ||
260 | }; | ||
173 | }; | 261 | }; |
174 | 262 | ||
175 | soc@01c00000 { | 263 | soc@01c00000 { |