aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/sun5i-a10s.dtsi
diff options
context:
space:
mode:
authorEmilio López <emilio@elopez.com.ar>2013-12-22 22:32:38 -0500
committerEmilio López <emilio@elopez.com.ar>2013-12-28 15:28:23 -0500
commitc3e5e66b65a57df8025cbf59801d9c357cf807ea (patch)
tree7c9310308b86b8f87050538768b9a0a060029a5c /arch/arm/boot/dts/sun5i-a10s.dtsi
parentec5589f7a33956ea3671d198ff170dc51ff2145d (diff)
ARM: sunxi: add PLL5 and PLL6 support
This commit adds PLL5 and PLL6 nodes to the sun4i, sun5i and sun7i device trees. Signed-off-by: Emilio López <emilio@elopez.com.ar> Acked-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Diffstat (limited to 'arch/arm/boot/dts/sun5i-a10s.dtsi')
-rw-r--r--arch/arm/boot/dts/sun5i-a10s.dtsi19
1 files changed, 17 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/sun5i-a10s.dtsi b/arch/arm/boot/dts/sun5i-a10s.dtsi
index c3f4eed3691b..b29412ac98df 100644
--- a/arch/arm/boot/dts/sun5i-a10s.dtsi
+++ b/arch/arm/boot/dts/sun5i-a10s.dtsi
@@ -70,6 +70,22 @@
70 clocks = <&osc24M>; 70 clocks = <&osc24M>;
71 }; 71 };
72 72
73 pll5: pll5@01c20020 {
74 #clock-cells = <1>;
75 compatible = "allwinner,sun4i-pll5-clk";
76 reg = <0x01c20020 0x4>;
77 clocks = <&osc24M>;
78 clock-output-names = "pll5_ddr", "pll5_other";
79 };
80
81 pll6: pll6@01c20028 {
82 #clock-cells = <1>;
83 compatible = "allwinner,sun4i-pll6-clk";
84 reg = <0x01c20028 0x4>;
85 clocks = <&osc24M>;
86 clock-output-names = "pll6_sata", "pll6_other", "pll6";
87 };
88
73 /* dummy is 200M */ 89 /* dummy is 200M */
74 cpu: cpu@01c20054 { 90 cpu: cpu@01c20054 {
75 #clock-cells = <0>; 91 #clock-cells = <0>;
@@ -130,12 +146,11 @@
130 "apb0_ir", "apb0_keypad"; 146 "apb0_ir", "apb0_keypad";
131 }; 147 };
132 148
133 /* dummy is pll62 */
134 apb1_mux: apb1_mux@01c20058 { 149 apb1_mux: apb1_mux@01c20058 {
135 #clock-cells = <0>; 150 #clock-cells = <0>;
136 compatible = "allwinner,sun4i-apb1-mux-clk"; 151 compatible = "allwinner,sun4i-apb1-mux-clk";
137 reg = <0x01c20058 0x4>; 152 reg = <0x01c20058 0x4>;
138 clocks = <&osc24M>, <&dummy>, <&osc32k>; 153 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
139 }; 154 };
140 155
141 apb1: apb1@01c20058 { 156 apb1: apb1@01c20058 {