aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/sun5i-a10s.dtsi
diff options
context:
space:
mode:
authorEmilio López <emilio@elopez.com.ar>2013-12-22 22:32:42 -0500
committerEmilio López <emilio@elopez.com.ar>2013-12-28 15:28:23 -0500
commit8dc36bffd9c38f6a29542f3e833c2511c82666f1 (patch)
tree94e5ce69b05e17d9a5051dbd752bf7cb4601bee8 /arch/arm/boot/dts/sun5i-a10s.dtsi
parent4b756ffb58a62ed8661126ca1b3209e2cf436852 (diff)
ARM: sun5i: dt: mod0 clocks
This commit adds all the mod0 clocks available on A10 and A13. The list has been constructed by looking at the Allwinner code release for A10S and A13. Signed-off-by: Emilio López <emilio@elopez.com.ar> Acked-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Diffstat (limited to 'arch/arm/boot/dts/sun5i-a10s.dtsi')
-rw-r--r--arch/arm/boot/dts/sun5i-a10s.dtsi88
1 files changed, 88 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/sun5i-a10s.dtsi b/arch/arm/boot/dts/sun5i-a10s.dtsi
index b29412ac98df..6de7d702c323 100644
--- a/arch/arm/boot/dts/sun5i-a10s.dtsi
+++ b/arch/arm/boot/dts/sun5i-a10s.dtsi
@@ -169,6 +169,94 @@
169 "apb1_i2c2", "apb1_uart0", "apb1_uart1", 169 "apb1_i2c2", "apb1_uart0", "apb1_uart1",
170 "apb1_uart2", "apb1_uart3"; 170 "apb1_uart2", "apb1_uart3";
171 }; 171 };
172
173 nand_clk: clk@01c20080 {
174 #clock-cells = <0>;
175 compatible = "allwinner,sun4i-mod0-clk";
176 reg = <0x01c20080 0x4>;
177 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
178 clock-output-names = "nand";
179 };
180
181 ms_clk: clk@01c20084 {
182 #clock-cells = <0>;
183 compatible = "allwinner,sun4i-mod0-clk";
184 reg = <0x01c20084 0x4>;
185 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
186 clock-output-names = "ms";
187 };
188
189 mmc0_clk: clk@01c20088 {
190 #clock-cells = <0>;
191 compatible = "allwinner,sun4i-mod0-clk";
192 reg = <0x01c20088 0x4>;
193 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
194 clock-output-names = "mmc0";
195 };
196
197 mmc1_clk: clk@01c2008c {
198 #clock-cells = <0>;
199 compatible = "allwinner,sun4i-mod0-clk";
200 reg = <0x01c2008c 0x4>;
201 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
202 clock-output-names = "mmc1";
203 };
204
205 mmc2_clk: clk@01c20090 {
206 #clock-cells = <0>;
207 compatible = "allwinner,sun4i-mod0-clk";
208 reg = <0x01c20090 0x4>;
209 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
210 clock-output-names = "mmc2";
211 };
212
213 ts_clk: clk@01c20098 {
214 #clock-cells = <0>;
215 compatible = "allwinner,sun4i-mod0-clk";
216 reg = <0x01c20098 0x4>;
217 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
218 clock-output-names = "ts";
219 };
220
221 ss_clk: clk@01c2009c {
222 #clock-cells = <0>;
223 compatible = "allwinner,sun4i-mod0-clk";
224 reg = <0x01c2009c 0x4>;
225 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
226 clock-output-names = "ss";
227 };
228
229 spi0_clk: clk@01c200a0 {
230 #clock-cells = <0>;
231 compatible = "allwinner,sun4i-mod0-clk";
232 reg = <0x01c200a0 0x4>;
233 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
234 clock-output-names = "spi0";
235 };
236
237 spi1_clk: clk@01c200a4 {
238 #clock-cells = <0>;
239 compatible = "allwinner,sun4i-mod0-clk";
240 reg = <0x01c200a4 0x4>;
241 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
242 clock-output-names = "spi1";
243 };
244
245 spi2_clk: clk@01c200a8 {
246 #clock-cells = <0>;
247 compatible = "allwinner,sun4i-mod0-clk";
248 reg = <0x01c200a8 0x4>;
249 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
250 clock-output-names = "spi2";
251 };
252
253 ir0_clk: clk@01c200b0 {
254 #clock-cells = <0>;
255 compatible = "allwinner,sun4i-mod0-clk";
256 reg = <0x01c200b0 0x4>;
257 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
258 clock-output-names = "ir0";
259 };
172 }; 260 };
173 261
174 soc@01c00000 { 262 soc@01c00000 {