aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/sun4i-a10.dtsi
diff options
context:
space:
mode:
authorEmilio López <emilio@elopez.com.ar>2013-12-22 22:32:38 -0500
committerEmilio López <emilio@elopez.com.ar>2013-12-28 15:28:23 -0500
commitc3e5e66b65a57df8025cbf59801d9c357cf807ea (patch)
tree7c9310308b86b8f87050538768b9a0a060029a5c /arch/arm/boot/dts/sun4i-a10.dtsi
parentec5589f7a33956ea3671d198ff170dc51ff2145d (diff)
ARM: sunxi: add PLL5 and PLL6 support
This commit adds PLL5 and PLL6 nodes to the sun4i, sun5i and sun7i device trees. Signed-off-by: Emilio López <emilio@elopez.com.ar> Acked-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Diffstat (limited to 'arch/arm/boot/dts/sun4i-a10.dtsi')
-rw-r--r--arch/arm/boot/dts/sun4i-a10.dtsi19
1 files changed, 17 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/sun4i-a10.dtsi b/arch/arm/boot/dts/sun4i-a10.dtsi
index a6c1caeae6a0..5e2fc45f3c1a 100644
--- a/arch/arm/boot/dts/sun4i-a10.dtsi
+++ b/arch/arm/boot/dts/sun4i-a10.dtsi
@@ -73,6 +73,22 @@
73 clocks = <&osc24M>; 73 clocks = <&osc24M>;
74 }; 74 };
75 75
76 pll5: pll5@01c20020 {
77 #clock-cells = <1>;
78 compatible = "allwinner,sun4i-pll5-clk";
79 reg = <0x01c20020 0x4>;
80 clocks = <&osc24M>;
81 clock-output-names = "pll5_ddr", "pll5_other";
82 };
83
84 pll6: pll6@01c20028 {
85 #clock-cells = <1>;
86 compatible = "allwinner,sun4i-pll6-clk";
87 reg = <0x01c20028 0x4>;
88 clocks = <&osc24M>;
89 clock-output-names = "pll6_sata", "pll6_other", "pll6";
90 };
91
76 /* dummy is 200M */ 92 /* dummy is 200M */
77 cpu: cpu@01c20054 { 93 cpu: cpu@01c20054 {
78 #clock-cells = <0>; 94 #clock-cells = <0>;
@@ -138,12 +154,11 @@
138 "apb0_ir1", "apb0_keypad"; 154 "apb0_ir1", "apb0_keypad";
139 }; 155 };
140 156
141 /* dummy is pll62 */
142 apb1_mux: apb1_mux@01c20058 { 157 apb1_mux: apb1_mux@01c20058 {
143 #clock-cells = <0>; 158 #clock-cells = <0>;
144 compatible = "allwinner,sun4i-apb1-mux-clk"; 159 compatible = "allwinner,sun4i-apb1-mux-clk";
145 reg = <0x01c20058 0x4>; 160 reg = <0x01c20058 0x4>;
146 clocks = <&osc24M>, <&dummy>, <&osc32k>; 161 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
147 }; 162 };
148 163
149 apb1: apb1@01c20058 { 164 apb1: apb1@01c20058 {