aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/imx6dl.dtsi
diff options
context:
space:
mode:
authorSascha Hauer <s.hauer@pengutronix.de>2013-06-25 09:51:45 -0400
committerShawn Guo <shawn.guo@linaro.org>2013-08-22 11:28:24 -0400
commitf0741ce730ca0bf6f9c463d2cb9264830c1833ef (patch)
tree515472ab4a028821f5ff5757b6443c5812cabd84 /arch/arm/boot/dts/imx6dl.dtsi
parent6c04ad229735348a5a14d17ea90bce478f678988 (diff)
ARM: dts: i.MX6: sync imx6q and imx6dl pinmux entries
The i.MX6Q and i.MX6DL are pin compatible, so the pinmux entries should be in sync. This patch systematically adds the pinmux entries missing from the imx6q to the imx6dl file. Some name inconsistencies and whitespace damage is fixed along the way. Signed-off-by: Sascha Hauer <s.hauer@pengutronix.de> Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Diffstat (limited to 'arch/arm/boot/dts/imx6dl.dtsi')
-rw-r--r--arch/arm/boot/dts/imx6dl.dtsi123
1 files changed, 120 insertions, 3 deletions
diff --git a/arch/arm/boot/dts/imx6dl.dtsi b/arch/arm/boot/dts/imx6dl.dtsi
index d9613657cc71..5ec26ac4a2dd 100644
--- a/arch/arm/boot/dts/imx6dl.dtsi
+++ b/arch/arm/boot/dts/imx6dl.dtsi
@@ -38,6 +38,15 @@
38 reg = <0x020e0000 0x4000>; 38 reg = <0x020e0000 0x4000>;
39 39
40 audmux { 40 audmux {
41 pinctrl_audmux_1: audmux-1 {
42 fsl,pins = <
43 MX6DL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
44 MX6DL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
45 MX6DL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
46 MX6DL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
47 >;
48 };
49
41 pinctrl_audmux_2: audmux-2 { 50 pinctrl_audmux_2: audmux-2 {
42 fsl,pins = < 51 fsl,pins = <
43 MX6DL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000 52 MX6DL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
@@ -66,6 +75,16 @@
66 }; 75 };
67 }; 76 };
68 77
78 ecspi3 {
79 pinctrl_ecspi3_1: ecspi3grp-1 {
80 fsl,pins = <
81 MX6DL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
82 MX6DL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
83 MX6DL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
84 >;
85 };
86 };
87
69 enet { 88 enet {
70 pinctrl_enet_1: enetgrp-1 { 89 pinctrl_enet_1: enetgrp-1 {
71 fsl,pins = < 90 fsl,pins = <
@@ -107,6 +126,27 @@
107 MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 126 MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
108 >; 127 >;
109 }; 128 };
129
130 pinctrl_enet_3: enetgrp-3 {
131 fsl,pins = <
132 MX6DL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
133 MX6DL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
134 MX6DL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
135 MX6DL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
136 MX6DL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
137 MX6DL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
138 MX6DL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
139 MX6DL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
140 MX6DL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
141 MX6DL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
142 MX6DL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
143 MX6DL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
144 MX6DL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
145 MX6DL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
146 MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
147 MX6DL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
148 >;
149 };
110 }; 150 };
111 151
112 gpmi-nand { 152 gpmi-nand {
@@ -134,6 +174,13 @@
134 }; 174 };
135 175
136 i2c1 { 176 i2c1 {
177 pinctrl_i2c1_1: i2c1grp-1 {
178 fsl,pins = <
179 MX6DL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
180 MX6DL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
181 >;
182 };
183
137 pinctrl_i2c1_2: i2c1grp-2 { 184 pinctrl_i2c1_2: i2c1grp-2 {
138 fsl,pins = < 185 fsl,pins = <
139 MX6DL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1 186 MX6DL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
@@ -142,6 +189,24 @@
142 }; 189 };
143 }; 190 };
144 191
192 i2c2 {
193 pinctrl_i2c2_1: i2c2grp-1 {
194 fsl,pins = <
195 MX6DL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
196 MX6DL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
197 >;
198 };
199 };
200
201 i2c3 {
202 pinctrl_i2c3_1: i2c3grp-1 {
203 fsl,pins = <
204 MX6DL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
205 MX6DL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
206 >;
207 };
208 };
209
145 uart1 { 210 uart1 {
146 pinctrl_uart1_1: uart1grp-1 { 211 pinctrl_uart1_1: uart1grp-1 {
147 fsl,pins = < 212 fsl,pins = <
@@ -151,6 +216,15 @@
151 }; 216 };
152 }; 217 };
153 218
219 uart2 {
220 pinctrl_uart2_1: uart2grp-1 {
221 fsl,pins = <
222 MX6DL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
223 MX6DL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
224 >;
225 };
226 };
227
154 uart4 { 228 uart4 {
155 pinctrl_uart4_1: uart4grp-1 { 229 pinctrl_uart4_1: uart4grp-1 {
156 fsl,pins = < 230 fsl,pins = <
@@ -161,6 +235,12 @@
161 }; 235 };
162 236
163 usbotg { 237 usbotg {
238 pinctrl_usbotg_1: usbotggrp-1 {
239 fsl,pins = <
240 MX6DL_PAD_GPIO_1__USB_OTG_ID 0x17059
241 >;
242 };
243
164 pinctrl_usbotg_2: usbotggrp-2 { 244 pinctrl_usbotg_2: usbotggrp-2 {
165 fsl,pins = < 245 fsl,pins = <
166 MX6DL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059 246 MX6DL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
@@ -183,6 +263,17 @@
183 MX6DL_PAD_NANDF_D7__SD2_DATA7 0x17059 263 MX6DL_PAD_NANDF_D7__SD2_DATA7 0x17059
184 >; 264 >;
185 }; 265 };
266
267 pinctrl_usdhc2_2: usdhc2grp-2 {
268 fsl,pins = <
269 MX6DL_PAD_SD2_CMD__SD2_CMD 0x17059
270 MX6DL_PAD_SD2_CLK__SD2_CLK 0x10059
271 MX6DL_PAD_SD2_DAT0__SD2_DATA0 0x17059
272 MX6DL_PAD_SD2_DAT1__SD2_DATA1 0x17059
273 MX6DL_PAD_SD2_DAT2__SD2_DATA2 0x17059
274 MX6DL_PAD_SD2_DAT3__SD2_DATA3 0x17059
275 >;
276 };
186 }; 277 };
187 278
188 usdhc3 { 279 usdhc3 {
@@ -201,7 +292,7 @@
201 >; 292 >;
202 }; 293 };
203 294
204 pinctrl_usdhc3_2: usdhc3grp_2 { 295 pinctrl_usdhc3_2: usdhc3grp-2 {
205 fsl,pins = < 296 fsl,pins = <
206 MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059 297 MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059
207 MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059 298 MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059
@@ -213,6 +304,34 @@
213 }; 304 };
214 }; 305 };
215 306
307 usdhc4 {
308 pinctrl_usdhc4_1: usdhc4grp-1 {
309 fsl,pins = <
310 MX6DL_PAD_SD4_CMD__SD4_CMD 0x17059
311 MX6DL_PAD_SD4_CLK__SD4_CLK 0x10059
312 MX6DL_PAD_SD4_DAT0__SD4_DATA0 0x17059
313 MX6DL_PAD_SD4_DAT1__SD4_DATA1 0x17059
314 MX6DL_PAD_SD4_DAT2__SD4_DATA2 0x17059
315 MX6DL_PAD_SD4_DAT3__SD4_DATA3 0x17059
316 MX6DL_PAD_SD4_DAT4__SD4_DATA4 0x17059
317 MX6DL_PAD_SD4_DAT5__SD4_DATA5 0x17059
318 MX6DL_PAD_SD4_DAT6__SD4_DATA6 0x17059
319 MX6DL_PAD_SD4_DAT7__SD4_DATA7 0x17059
320 >;
321 };
322
323 pinctrl_usdhc4_2: usdhc4grp-2 {
324 fsl,pins = <
325 MX6DL_PAD_SD4_CMD__SD4_CMD 0x17059
326 MX6DL_PAD_SD4_CLK__SD4_CLK 0x10059
327 MX6DL_PAD_SD4_DAT0__SD4_DATA0 0x17059
328 MX6DL_PAD_SD4_DAT1__SD4_DATA1 0x17059
329 MX6DL_PAD_SD4_DAT2__SD4_DATA2 0x17059
330 MX6DL_PAD_SD4_DAT3__SD4_DATA3 0x17059
331 >;
332 };
333 };
334
216 weim { 335 weim {
217 pinctrl_weim_cs0_1: weim_cs0grp-1 { 336 pinctrl_weim_cs0_1: weim_cs0grp-1 {
218 fsl,pins = < 337 fsl,pins = <
@@ -269,9 +388,7 @@
269 MX6DL_PAD_EIM_DA0__EIM_AD00 0xb0b1 388 MX6DL_PAD_EIM_DA0__EIM_AD00 0xb0b1
270 >; 389 >;
271 }; 390 };
272
273 }; 391 };
274
275 }; 392 };
276 393
277 pxp: pxp@020f0000 { 394 pxp: pxp@020f0000 {