diff options
author | Linus Torvalds <torvalds@linux-foundation.org> | 2015-02-21 22:41:38 -0500 |
---|---|---|
committer | Linus Torvalds <torvalds@linux-foundation.org> | 2015-02-21 22:41:38 -0500 |
commit | a135c717d5cdb311cff7661af4c17fef0562e590 (patch) | |
tree | 830a276ee80b95f02ae243c641690c9f2014922d /Documentation | |
parent | 21770332330800194cb9a76f802e9c77bcb690d3 (diff) | |
parent | 44923c9cfa1a32c5a4013cb4b4853ddcdcd59142 (diff) |
Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
Pull MIPS updates from Ralf Baechle:
"This is the main pull request for MIPS:
- a number of fixes that didn't make the 3.19 release.
- a number of cleanups.
- preliminary support for Cavium's Octeon 3 SOCs which feature up to
48 MIPS64 R3 cores with FPU and hardware virtualization.
- support for MIPS R6 processors.
Revision 6 of the MIPS architecture is a major revision of the MIPS
architecture which does away with many of original sins of the
architecture such as branch delay slots. This and other changes in
R6 require major changes throughout the entire MIPS core
architecture code and make up for the lion share of this pull
request.
- finally some preparatory work for eXtendend Physical Address
support, which allows support of up to 40 bit of physical address
space on 32 bit processors"
[ Ahh, MIPS can't leave the PAE brain damage alone. It's like
every CPU architect has to make that mistake, but pee in the snow
by changing the TLA. But whether it's called PAE, LPAE or XPA,
it's horrid crud - Linus ]
* 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus: (114 commits)
MIPS: sead3: Corrected get_c0_perfcount_int
MIPS: mm: Remove dead macro definitions
MIPS: OCTEON: irq: add CIB and other fixes
MIPS: OCTEON: Don't do acknowledge operations for level triggered irqs.
MIPS: OCTEON: More OCTEONIII support
MIPS: OCTEON: Remove setting of processor specific CVMCTL icache bits.
MIPS: OCTEON: Core-15169 Workaround and general CVMSEG cleanup.
MIPS: OCTEON: Update octeon-model.h code for new SoCs.
MIPS: OCTEON: Implement DCache errata workaround for all CN6XXX
MIPS: OCTEON: Add little-endian support to asm/octeon/octeon.h
MIPS: OCTEON: Implement the core-16057 workaround
MIPS: OCTEON: Delete unused COP2 saving code
MIPS: OCTEON: Use correct instruction to read 64-bit COP0 register
MIPS: OCTEON: Save and restore CP2 SHA3 state
MIPS: OCTEON: Fix FP context save.
MIPS: OCTEON: Save/Restore wider multiply registers in OCTEON III CPUs
MIPS: boot: Provide more uImage options
MIPS: Remove unneeded #ifdef __KERNEL__ from asm/processor.h
MIPS: ip22-gio: Remove legacy suspend/resume support
mips: pci: Add ifdef around pci_proc_domain
...
Diffstat (limited to 'Documentation')
-rw-r--r-- | Documentation/devicetree/bindings/mips/cavium/cib.txt | 43 |
1 files changed, 43 insertions, 0 deletions
diff --git a/Documentation/devicetree/bindings/mips/cavium/cib.txt b/Documentation/devicetree/bindings/mips/cavium/cib.txt new file mode 100644 index 000000000000..f39a1aa2852b --- /dev/null +++ b/Documentation/devicetree/bindings/mips/cavium/cib.txt | |||
@@ -0,0 +1,43 @@ | |||
1 | * Cavium Interrupt Bus widget | ||
2 | |||
3 | Properties: | ||
4 | - compatible: "cavium,octeon-7130-cib" | ||
5 | |||
6 | Compatibility with cn70XX SoCs. | ||
7 | |||
8 | - interrupt-controller: This is an interrupt controller. | ||
9 | |||
10 | - reg: Two elements consisting of the addresses of the RAW and EN | ||
11 | registers of the CIB block | ||
12 | |||
13 | - cavium,max-bits: The index (zero based) of the highest numbered bit | ||
14 | in the CIB block. | ||
15 | |||
16 | - interrupt-parent: Always the CIU on the SoC. | ||
17 | |||
18 | - interrupts: The CIU line to which the CIB block is connected. | ||
19 | |||
20 | - #interrupt-cells: Must be <2>. The first cell is the bit within the | ||
21 | CIB. The second cell specifies the triggering semantics of the | ||
22 | line. | ||
23 | |||
24 | Example: | ||
25 | |||
26 | interrupt-controller@107000000e000 { | ||
27 | compatible = "cavium,octeon-7130-cib"; | ||
28 | reg = <0x10700 0x0000e000 0x0 0x8>, /* RAW */ | ||
29 | <0x10700 0x0000e100 0x0 0x8>; /* EN */ | ||
30 | cavium,max-bits = <23>; | ||
31 | |||
32 | interrupt-controller; | ||
33 | interrupt-parent = <&ciu>; | ||
34 | interrupts = <1 24>; | ||
35 | /* Interrupts are specified by two parts: | ||
36 | * 1) Bit number in the CIB* registers | ||
37 | * 2) Triggering (1 - edge rising | ||
38 | * 2 - edge falling | ||
39 | * 4 - level active high | ||
40 | * 8 - level active low) | ||
41 | */ | ||
42 | #interrupt-cells = <2>; | ||
43 | }; | ||