diff options
author | Jaswinder Singh Rajput <jaswinder@kernel.org> | 2009-06-25 08:55:22 -0400 |
---|---|---|
committer | Ingo Molnar <mingo@elte.hu> | 2009-06-25 11:30:23 -0400 |
commit | e5c59547791f171b280bc4c4b2c3ff171824c1a3 (patch) | |
tree | 6d92559a753fe37655e580e358274ab484ec4c28 | |
parent | 06813f6c743420c16f9248ab59bd2e68a2de57ba (diff) |
perf_counter tools: Shorten names for events
Added new alias for events.
On AMD box:
$ ./perf stat -e l1d -e l1d-misses -e l1d-write -e l1d-prefetch -e l1d-prefetch-miss -e l1i -e l1i-misses -e l1i-prefetch -e l2 -e l2-misses -e l2-write -e dtlb -e dtlb-misses -e itlb -e itlb-misses -e bpu -e bpu-misses -- ls -lR /usr/include/ > /dev/null
Before :
Performance counter stats for 'ls -lR /usr/include/':
248064467 L1-data-Cache-Load-Referencees (scaled from 23.27%)
1001433 L1-data-Cache-Load-Misses (scaled from 23.34%)
153691 L1-data-Cache-Store-Referencees (scaled from 23.34%)
423248 L1-data-Cache-Prefetch-Referencees (scaled from 23.33%)
302138 L1-data-Cache-Prefetch-Misses (scaled from 23.25%)
251217546 L1-instruction-Cache-Load-Referencees (scaled from 23.25%)
5757005 L1-instruction-Cache-Load-Misses (scaled from 23.23%)
93435 L1-instruction-Cache-Prefetch-Referencees (scaled from 23.24%)
6496073 L2-Cache-Load-Referencees (scaled from 23.32%)
609485 L2-Cache-Load-Misses (scaled from 23.45%)
6876991 L2-Cache-Store-Referencees (scaled from 23.71%)
248922840 Data-TLB-Cache-Load-Referencees (scaled from 23.94%)
5828386 Data-TLB-Cache-Load-Misses (scaled from 24.17%)
257613506 Instruction-TLB-Cache-Load-Referencees (scaled from 24.20%)
6833 Instruction-TLB-Cache-Load-Misses (scaled from 23.88%)
109043606 Branch-Cache-Load-Referencees (scaled from 23.64%)
5552296 Branch-Cache-Load-Misses (scaled from 23.42%)
0.413702461 seconds time elapsed.
After :
Peformance counter stats for 'ls -lR /usr/include/':
266590464 L1-d$-loads (scaled from 23.03%)
1222273 L1-d$-load-misses (scaled from 23.58%)
146204 L1-d$-stores (scaled from 23.83%)
406344 L1-d$-prefetches (scaled from 24.09%)
283748 L1-d$-prefetch-misses (scaled from 24.10%)
249650965 L1-i$-loads (scaled from 23.80%)
3353961 L1-i$-load-misses (scaled from 23.82%)
104599 L1-i$-prefetches (scaled from 23.68%)
4836405 LLC-loads (scaled from 23.67%)
498214 LLC-load-misses (scaled from 23.66%)
4953994 LLC-stores (scaled from 23.64%)
243354097 dTLB-loads (scaled from 23.77%)
6468584 dTLB-load-misses (scaled from 23.74%)
249719549 iTLB-loads (scaled from 23.25%)
5060 iTLB-load-misses (scaled from 23.00%)
112343016 branch-loads (scaled from 22.76%)
5528876 branch-load-misses (scaled from 22.54%)
0.427154051 seconds time elapsed.
Reported-by : Ingo Molnar <mingo@elte.hu>
Signed-off-by: Jaswinder Singh Rajput <jaswinderrajput@gmail.com>
Cc: Peter Zijlstra <peterz@infradead.org>
LKML-Reference: <1245934522.5308.39.camel@hpdv5.satnam>
Signed-off-by: Ingo Molnar <mingo@elte.hu>
-rw-r--r-- | tools/perf/util/parse-events.c | 45 |
1 files changed, 28 insertions, 17 deletions
diff --git a/tools/perf/util/parse-events.c b/tools/perf/util/parse-events.c index 7939a21130d2..430f06083201 100644 --- a/tools/perf/util/parse-events.c +++ b/tools/perf/util/parse-events.c | |||
@@ -71,23 +71,23 @@ static char *sw_event_names[] = { | |||
71 | #define MAX_ALIASES 8 | 71 | #define MAX_ALIASES 8 |
72 | 72 | ||
73 | static char *hw_cache[][MAX_ALIASES] = { | 73 | static char *hw_cache[][MAX_ALIASES] = { |
74 | { "L1-data", "l1-d", "l1d" }, | 74 | { "L1-d$", "l1-d", "L1-data", }, |
75 | { "L1-instruction", "l1-i", "l1i" }, | 75 | { "L1-i$", "l1-i", "L1-instruction", }, |
76 | { "L2", "l2" }, | 76 | { "LLC", "L2" }, |
77 | { "Data-TLB", "dtlb", "d-tlb" }, | 77 | { "dTLB", "d-tlb", "Data-TLB", }, |
78 | { "Instruction-TLB", "itlb", "i-tlb" }, | 78 | { "iTLB", "i-tlb", "Instruction-TLB", }, |
79 | { "Branch", "bpu" , "btb", "bpc" }, | 79 | { "branch", "branches", "bpu", "btb", "bpc", }, |
80 | }; | 80 | }; |
81 | 81 | ||
82 | static char *hw_cache_op[][MAX_ALIASES] = { | 82 | static char *hw_cache_op[][MAX_ALIASES] = { |
83 | { "Load", "read" }, | 83 | { "load", "loads", "read", }, |
84 | { "Store", "write" }, | 84 | { "store", "stores", "write", }, |
85 | { "Prefetch", "speculative-read", "speculative-load" }, | 85 | { "prefetch", "prefetches", "speculative-read", "speculative-load", }, |
86 | }; | 86 | }; |
87 | 87 | ||
88 | static char *hw_cache_result[][MAX_ALIASES] = { | 88 | static char *hw_cache_result[][MAX_ALIASES] = { |
89 | { "Reference", "ops", "access" }, | 89 | { "refs", "Reference", "ops", "access", }, |
90 | { "Miss" }, | 90 | { "misses", "miss", }, |
91 | }; | 91 | }; |
92 | 92 | ||
93 | #define C(x) PERF_COUNT_HW_CACHE_##x | 93 | #define C(x) PERF_COUNT_HW_CACHE_##x |
@@ -118,6 +118,22 @@ static int is_cache_op_valid(u8 cache_type, u8 cache_op) | |||
118 | return 0; /* invalid */ | 118 | return 0; /* invalid */ |
119 | } | 119 | } |
120 | 120 | ||
121 | static char *event_cache_name(u8 cache_type, u8 cache_op, u8 cache_result) | ||
122 | { | ||
123 | static char name[50]; | ||
124 | |||
125 | if (cache_result) { | ||
126 | sprintf(name, "%s-%s-%s", hw_cache[cache_type][0], | ||
127 | hw_cache_op[cache_op][0], | ||
128 | hw_cache_result[cache_result][0]); | ||
129 | } else { | ||
130 | sprintf(name, "%s-%s", hw_cache[cache_type][0], | ||
131 | hw_cache_op[cache_op][1]); | ||
132 | } | ||
133 | |||
134 | return name; | ||
135 | } | ||
136 | |||
121 | char *event_name(int counter) | 137 | char *event_name(int counter) |
122 | { | 138 | { |
123 | u64 config = attrs[counter].config; | 139 | u64 config = attrs[counter].config; |
@@ -137,7 +153,6 @@ char *event_name(int counter) | |||
137 | 153 | ||
138 | case PERF_TYPE_HW_CACHE: { | 154 | case PERF_TYPE_HW_CACHE: { |
139 | u8 cache_type, cache_op, cache_result; | 155 | u8 cache_type, cache_op, cache_result; |
140 | static char name[100]; | ||
141 | 156 | ||
142 | cache_type = (config >> 0) & 0xff; | 157 | cache_type = (config >> 0) & 0xff; |
143 | if (cache_type > PERF_COUNT_HW_CACHE_MAX) | 158 | if (cache_type > PERF_COUNT_HW_CACHE_MAX) |
@@ -153,12 +168,8 @@ char *event_name(int counter) | |||
153 | 168 | ||
154 | if (!is_cache_op_valid(cache_type, cache_op)) | 169 | if (!is_cache_op_valid(cache_type, cache_op)) |
155 | return "invalid-cache"; | 170 | return "invalid-cache"; |
156 | sprintf(name, "%s-Cache-%s-%ses", | ||
157 | hw_cache[cache_type][0], | ||
158 | hw_cache_op[cache_op][0], | ||
159 | hw_cache_result[cache_result][0]); | ||
160 | 171 | ||
161 | return name; | 172 | return event_cache_name(cache_type, cache_op, cache_result); |
162 | } | 173 | } |
163 | 174 | ||
164 | case PERF_TYPE_SOFTWARE: | 175 | case PERF_TYPE_SOFTWARE: |