diff options
| author | David S. Miller <davem@davemloft.net> | 2008-04-28 03:47:20 -0400 |
|---|---|---|
| committer | David S. Miller <davem@davemloft.net> | 2008-04-28 03:47:20 -0400 |
| commit | 6eda3a75928a3dc1072dfffd228ab818869d83ad (patch) | |
| tree | 56e44907f23134273fe383424c69df4d62c6544c | |
| parent | 194f1a68b93e959ede6ec363db4714e630bdbb6a (diff) | |
sparc64: Split entry.S up into seperate files.
entry.S was a hodge-podge of several totally unrelated
sets of assembler routines, ranging from FPU trap handlers
to hypervisor call functions.
Split it up into topic-sized pieces.
Signed-off-by: David S. Miller <davem@davemloft.net>
| -rw-r--r-- | arch/sparc64/kernel/cherrs.S | 579 | ||||
| -rw-r--r-- | arch/sparc64/kernel/entry.S | 2575 | ||||
| -rw-r--r-- | arch/sparc64/kernel/fpu_traps.S | 384 | ||||
| -rw-r--r-- | arch/sparc64/kernel/getsetcc.S | 24 | ||||
| -rw-r--r-- | arch/sparc64/kernel/head.S | 15 | ||||
| -rw-r--r-- | arch/sparc64/kernel/helpers.S | 63 | ||||
| -rw-r--r-- | arch/sparc64/kernel/hvcalls.S | 886 | ||||
| -rw-r--r-- | arch/sparc64/kernel/ivec.S | 51 | ||||
| -rw-r--r-- | arch/sparc64/kernel/misctrap.S | 87 | ||||
| -rw-r--r-- | arch/sparc64/kernel/spiterrs.S | 245 | ||||
| -rw-r--r-- | arch/sparc64/kernel/syscalls.S | 279 | ||||
| -rw-r--r-- | arch/sparc64/kernel/utrap.S | 29 |
12 files changed, 2641 insertions, 2576 deletions
diff --git a/arch/sparc64/kernel/cherrs.S b/arch/sparc64/kernel/cherrs.S new file mode 100644 index 000000000000..89afebd7eca0 --- /dev/null +++ b/arch/sparc64/kernel/cherrs.S | |||
| @@ -0,0 +1,579 @@ | |||
| 1 | /* These get patched into the trap table at boot time | ||
| 2 | * once we know we have a cheetah processor. | ||
| 3 | */ | ||
| 4 | .globl cheetah_fecc_trap_vector | ||
| 5 | .type cheetah_fecc_trap_vector,#function | ||
| 6 | cheetah_fecc_trap_vector: | ||
| 7 | membar #Sync | ||
| 8 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 9 | andn %g1, DCU_DC | DCU_IC, %g1 | ||
| 10 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 11 | membar #Sync | ||
| 12 | sethi %hi(cheetah_fast_ecc), %g2 | ||
| 13 | jmpl %g2 + %lo(cheetah_fast_ecc), %g0 | ||
| 14 | mov 0, %g1 | ||
| 15 | .size cheetah_fecc_trap_vector,.-cheetah_fecc_trap_vector | ||
| 16 | |||
| 17 | .globl cheetah_fecc_trap_vector_tl1 | ||
| 18 | .type cheetah_fecc_trap_vector_tl1,#function | ||
| 19 | cheetah_fecc_trap_vector_tl1: | ||
| 20 | membar #Sync | ||
| 21 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 22 | andn %g1, DCU_DC | DCU_IC, %g1 | ||
| 23 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 24 | membar #Sync | ||
| 25 | sethi %hi(cheetah_fast_ecc), %g2 | ||
| 26 | jmpl %g2 + %lo(cheetah_fast_ecc), %g0 | ||
| 27 | mov 1, %g1 | ||
| 28 | .size cheetah_fecc_trap_vector_tl1,.-cheetah_fecc_trap_vector_tl1 | ||
| 29 | |||
| 30 | .globl cheetah_cee_trap_vector | ||
| 31 | .type cheetah_cee_trap_vector,#function | ||
| 32 | cheetah_cee_trap_vector: | ||
| 33 | membar #Sync | ||
| 34 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 35 | andn %g1, DCU_IC, %g1 | ||
| 36 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 37 | membar #Sync | ||
| 38 | sethi %hi(cheetah_cee), %g2 | ||
| 39 | jmpl %g2 + %lo(cheetah_cee), %g0 | ||
| 40 | mov 0, %g1 | ||
| 41 | .size cheetah_cee_trap_vector,.-cheetah_cee_trap_vector | ||
| 42 | |||
| 43 | .globl cheetah_cee_trap_vector_tl1 | ||
| 44 | .type cheetah_cee_trap_vector_tl1,#function | ||
| 45 | cheetah_cee_trap_vector_tl1: | ||
| 46 | membar #Sync | ||
| 47 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 48 | andn %g1, DCU_IC, %g1 | ||
| 49 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 50 | membar #Sync | ||
| 51 | sethi %hi(cheetah_cee), %g2 | ||
| 52 | jmpl %g2 + %lo(cheetah_cee), %g0 | ||
| 53 | mov 1, %g1 | ||
| 54 | .size cheetah_cee_trap_vector_tl1,.-cheetah_cee_trap_vector_tl1 | ||
| 55 | |||
| 56 | .globl cheetah_deferred_trap_vector | ||
| 57 | .type cheetah_deferred_trap_vector,#function | ||
| 58 | cheetah_deferred_trap_vector: | ||
| 59 | membar #Sync | ||
| 60 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1; | ||
| 61 | andn %g1, DCU_DC | DCU_IC, %g1; | ||
| 62 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG; | ||
| 63 | membar #Sync; | ||
| 64 | sethi %hi(cheetah_deferred_trap), %g2 | ||
| 65 | jmpl %g2 + %lo(cheetah_deferred_trap), %g0 | ||
| 66 | mov 0, %g1 | ||
| 67 | .size cheetah_deferred_trap_vector,.-cheetah_deferred_trap_vector | ||
| 68 | |||
| 69 | .globl cheetah_deferred_trap_vector_tl1 | ||
| 70 | .type cheetah_deferred_trap_vector_tl1,#function | ||
| 71 | cheetah_deferred_trap_vector_tl1: | ||
| 72 | membar #Sync; | ||
| 73 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1; | ||
| 74 | andn %g1, DCU_DC | DCU_IC, %g1; | ||
| 75 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG; | ||
| 76 | membar #Sync; | ||
| 77 | sethi %hi(cheetah_deferred_trap), %g2 | ||
| 78 | jmpl %g2 + %lo(cheetah_deferred_trap), %g0 | ||
| 79 | mov 1, %g1 | ||
| 80 | .size cheetah_deferred_trap_vector_tl1,.-cheetah_deferred_trap_vector_tl1 | ||
| 81 | |||
| 82 | /* Cheetah+ specific traps. These are for the new I/D cache parity | ||
| 83 | * error traps. The first argument to cheetah_plus_parity_handler | ||
| 84 | * is encoded as follows: | ||
| 85 | * | ||
| 86 | * Bit0: 0=dcache,1=icache | ||
| 87 | * Bit1: 0=recoverable,1=unrecoverable | ||
| 88 | */ | ||
| 89 | .globl cheetah_plus_dcpe_trap_vector | ||
| 90 | .type cheetah_plus_dcpe_trap_vector,#function | ||
| 91 | cheetah_plus_dcpe_trap_vector: | ||
| 92 | membar #Sync | ||
| 93 | sethi %hi(do_cheetah_plus_data_parity), %g7 | ||
| 94 | jmpl %g7 + %lo(do_cheetah_plus_data_parity), %g0 | ||
| 95 | nop | ||
| 96 | nop | ||
| 97 | nop | ||
| 98 | nop | ||
| 99 | nop | ||
| 100 | .size cheetah_plus_dcpe_trap_vector,.-cheetah_plus_dcpe_trap_vector | ||
| 101 | |||
| 102 | .type do_cheetah_plus_data_parity,#function | ||
| 103 | do_cheetah_plus_data_parity: | ||
| 104 | rdpr %pil, %g2 | ||
| 105 | wrpr %g0, 15, %pil | ||
| 106 | ba,pt %xcc, etrap_irq | ||
| 107 | rd %pc, %g7 | ||
| 108 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 109 | call trace_hardirqs_off | ||
| 110 | nop | ||
| 111 | #endif | ||
| 112 | mov 0x0, %o0 | ||
| 113 | call cheetah_plus_parity_error | ||
| 114 | add %sp, PTREGS_OFF, %o1 | ||
| 115 | ba,a,pt %xcc, rtrap_irq | ||
| 116 | .size do_cheetah_plus_data_parity,.-do_cheetah_plus_data_parity | ||
| 117 | |||
| 118 | .globl cheetah_plus_dcpe_trap_vector_tl1 | ||
| 119 | .type cheetah_plus_dcpe_trap_vector_tl1,#function | ||
| 120 | cheetah_plus_dcpe_trap_vector_tl1: | ||
| 121 | membar #Sync | ||
| 122 | wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate | ||
| 123 | sethi %hi(do_dcpe_tl1), %g3 | ||
| 124 | jmpl %g3 + %lo(do_dcpe_tl1), %g0 | ||
| 125 | nop | ||
| 126 | nop | ||
| 127 | nop | ||
| 128 | nop | ||
| 129 | .size cheetah_plus_dcpe_trap_vector_tl1,.-cheetah_plus_dcpe_trap_vector_tl1 | ||
| 130 | |||
| 131 | .globl cheetah_plus_icpe_trap_vector | ||
| 132 | .type cheetah_plus_icpe_trap_vector,#function | ||
| 133 | cheetah_plus_icpe_trap_vector: | ||
| 134 | membar #Sync | ||
| 135 | sethi %hi(do_cheetah_plus_insn_parity), %g7 | ||
| 136 | jmpl %g7 + %lo(do_cheetah_plus_insn_parity), %g0 | ||
| 137 | nop | ||
| 138 | nop | ||
| 139 | nop | ||
| 140 | nop | ||
| 141 | nop | ||
| 142 | .size cheetah_plus_icpe_trap_vector,.-cheetah_plus_icpe_trap_vector | ||
| 143 | |||
| 144 | .type do_cheetah_plus_insn_parity,#function | ||
| 145 | do_cheetah_plus_insn_parity: | ||
| 146 | rdpr %pil, %g2 | ||
| 147 | wrpr %g0, 15, %pil | ||
| 148 | ba,pt %xcc, etrap_irq | ||
| 149 | rd %pc, %g7 | ||
| 150 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 151 | call trace_hardirqs_off | ||
| 152 | nop | ||
| 153 | #endif | ||
| 154 | mov 0x1, %o0 | ||
| 155 | call cheetah_plus_parity_error | ||
| 156 | add %sp, PTREGS_OFF, %o1 | ||
| 157 | ba,a,pt %xcc, rtrap_irq | ||
| 158 | .size do_cheetah_plus_insn_parity,.-do_cheetah_plus_insn_parity | ||
| 159 | |||
| 160 | .globl cheetah_plus_icpe_trap_vector_tl1 | ||
| 161 | .type cheetah_plus_icpe_trap_vector_tl1,#function | ||
| 162 | cheetah_plus_icpe_trap_vector_tl1: | ||
| 163 | membar #Sync | ||
| 164 | wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate | ||
| 165 | sethi %hi(do_icpe_tl1), %g3 | ||
| 166 | jmpl %g3 + %lo(do_icpe_tl1), %g0 | ||
| 167 | nop | ||
| 168 | nop | ||
| 169 | nop | ||
| 170 | nop | ||
| 171 | .size cheetah_plus_icpe_trap_vector_tl1,.-cheetah_plus_icpe_trap_vector_tl1 | ||
| 172 | |||
| 173 | /* If we take one of these traps when tl >= 1, then we | ||
| 174 | * jump to interrupt globals. If some trap level above us | ||
| 175 | * was also using interrupt globals, we cannot recover. | ||
| 176 | * We may use all interrupt global registers except %g6. | ||
| 177 | */ | ||
| 178 | .globl do_dcpe_tl1 | ||
| 179 | .type do_dcpe_tl1,#function | ||
| 180 | do_dcpe_tl1: | ||
| 181 | rdpr %tl, %g1 ! Save original trap level | ||
| 182 | mov 1, %g2 ! Setup TSTATE checking loop | ||
| 183 | sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit | ||
| 184 | 1: wrpr %g2, %tl ! Set trap level to check | ||
| 185 | rdpr %tstate, %g4 ! Read TSTATE for this level | ||
| 186 | andcc %g4, %g3, %g0 ! Interrupt globals in use? | ||
| 187 | bne,a,pn %xcc, do_dcpe_tl1_fatal ! Yep, irrecoverable | ||
| 188 | wrpr %g1, %tl ! Restore original trap level | ||
| 189 | add %g2, 1, %g2 ! Next trap level | ||
| 190 | cmp %g2, %g1 ! Hit them all yet? | ||
| 191 | ble,pt %icc, 1b ! Not yet | ||
| 192 | nop | ||
| 193 | wrpr %g1, %tl ! Restore original trap level | ||
| 194 | do_dcpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */ | ||
| 195 | sethi %hi(dcache_parity_tl1_occurred), %g2 | ||
| 196 | lduw [%g2 + %lo(dcache_parity_tl1_occurred)], %g1 | ||
| 197 | add %g1, 1, %g1 | ||
| 198 | stw %g1, [%g2 + %lo(dcache_parity_tl1_occurred)] | ||
| 199 | /* Reset D-cache parity */ | ||
| 200 | sethi %hi(1 << 16), %g1 ! D-cache size | ||
| 201 | mov (1 << 5), %g2 ! D-cache line size | ||
| 202 | sub %g1, %g2, %g1 ! Move down 1 cacheline | ||
| 203 | 1: srl %g1, 14, %g3 ! Compute UTAG | ||
| 204 | membar #Sync | ||
| 205 | stxa %g3, [%g1] ASI_DCACHE_UTAG | ||
| 206 | membar #Sync | ||
| 207 | sub %g2, 8, %g3 ! 64-bit data word within line | ||
| 208 | 2: membar #Sync | ||
| 209 | stxa %g0, [%g1 + %g3] ASI_DCACHE_DATA | ||
| 210 | membar #Sync | ||
| 211 | subcc %g3, 8, %g3 ! Next 64-bit data word | ||
| 212 | bge,pt %icc, 2b | ||
| 213 | nop | ||
| 214 | subcc %g1, %g2, %g1 ! Next cacheline | ||
| 215 | bge,pt %icc, 1b | ||
| 216 | nop | ||
| 217 | ba,pt %xcc, dcpe_icpe_tl1_common | ||
| 218 | nop | ||
| 219 | |||
| 220 | do_dcpe_tl1_fatal: | ||
| 221 | sethi %hi(1f), %g7 | ||
| 222 | ba,pt %xcc, etraptl1 | ||
| 223 | 1: or %g7, %lo(1b), %g7 | ||
| 224 | mov 0x2, %o0 | ||
| 225 | call cheetah_plus_parity_error | ||
| 226 | add %sp, PTREGS_OFF, %o1 | ||
| 227 | ba,pt %xcc, rtrap | ||
| 228 | nop | ||
| 229 | .size do_dcpe_tl1,.-do_dcpe_tl1 | ||
| 230 | |||
| 231 | .globl do_icpe_tl1 | ||
| 232 | .type do_icpe_tl1,#function | ||
| 233 | do_icpe_tl1: | ||
| 234 | rdpr %tl, %g1 ! Save original trap level | ||
| 235 | mov 1, %g2 ! Setup TSTATE checking loop | ||
| 236 | sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit | ||
| 237 | 1: wrpr %g2, %tl ! Set trap level to check | ||
| 238 | rdpr %tstate, %g4 ! Read TSTATE for this level | ||
| 239 | andcc %g4, %g3, %g0 ! Interrupt globals in use? | ||
| 240 | bne,a,pn %xcc, do_icpe_tl1_fatal ! Yep, irrecoverable | ||
| 241 | wrpr %g1, %tl ! Restore original trap level | ||
| 242 | add %g2, 1, %g2 ! Next trap level | ||
| 243 | cmp %g2, %g1 ! Hit them all yet? | ||
| 244 | ble,pt %icc, 1b ! Not yet | ||
| 245 | nop | ||
| 246 | wrpr %g1, %tl ! Restore original trap level | ||
| 247 | do_icpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */ | ||
| 248 | sethi %hi(icache_parity_tl1_occurred), %g2 | ||
| 249 | lduw [%g2 + %lo(icache_parity_tl1_occurred)], %g1 | ||
| 250 | add %g1, 1, %g1 | ||
| 251 | stw %g1, [%g2 + %lo(icache_parity_tl1_occurred)] | ||
| 252 | /* Flush I-cache */ | ||
| 253 | sethi %hi(1 << 15), %g1 ! I-cache size | ||
| 254 | mov (1 << 5), %g2 ! I-cache line size | ||
| 255 | sub %g1, %g2, %g1 | ||
| 256 | 1: or %g1, (2 << 3), %g3 | ||
| 257 | stxa %g0, [%g3] ASI_IC_TAG | ||
| 258 | membar #Sync | ||
| 259 | subcc %g1, %g2, %g1 | ||
| 260 | bge,pt %icc, 1b | ||
| 261 | nop | ||
| 262 | ba,pt %xcc, dcpe_icpe_tl1_common | ||
| 263 | nop | ||
| 264 | |||
| 265 | do_icpe_tl1_fatal: | ||
| 266 | sethi %hi(1f), %g7 | ||
| 267 | ba,pt %xcc, etraptl1 | ||
| 268 | 1: or %g7, %lo(1b), %g7 | ||
| 269 | mov 0x3, %o0 | ||
| 270 | call cheetah_plus_parity_error | ||
| 271 | add %sp, PTREGS_OFF, %o1 | ||
| 272 | ba,pt %xcc, rtrap | ||
| 273 | nop | ||
| 274 | .size do_icpe_tl1,.-do_icpe_tl1 | ||
| 275 | |||
| 276 | .type dcpe_icpe_tl1_common,#function | ||
| 277 | dcpe_icpe_tl1_common: | ||
| 278 | /* Flush D-cache, re-enable D/I caches in DCU and finally | ||
| 279 | * retry the trapping instruction. | ||
| 280 | */ | ||
| 281 | sethi %hi(1 << 16), %g1 ! D-cache size | ||
| 282 | mov (1 << 5), %g2 ! D-cache line size | ||
| 283 | sub %g1, %g2, %g1 | ||
| 284 | 1: stxa %g0, [%g1] ASI_DCACHE_TAG | ||
| 285 | membar #Sync | ||
| 286 | subcc %g1, %g2, %g1 | ||
| 287 | bge,pt %icc, 1b | ||
| 288 | nop | ||
| 289 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 290 | or %g1, (DCU_DC | DCU_IC), %g1 | ||
| 291 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 292 | membar #Sync | ||
| 293 | retry | ||
| 294 | .size dcpe_icpe_tl1_common,.-dcpe_icpe_tl1_common | ||
| 295 | |||
| 296 | /* Capture I/D/E-cache state into per-cpu error scoreboard. | ||
| 297 | * | ||
| 298 | * %g1: (TL>=0) ? 1 : 0 | ||
| 299 | * %g2: scratch | ||
| 300 | * %g3: scratch | ||
| 301 | * %g4: AFSR | ||
| 302 | * %g5: AFAR | ||
| 303 | * %g6: unused, will have current thread ptr after etrap | ||
| 304 | * %g7: scratch | ||
| 305 | */ | ||
| 306 | .type __cheetah_log_error,#function | ||
| 307 | __cheetah_log_error: | ||
| 308 | /* Put "TL1" software bit into AFSR. */ | ||
| 309 | and %g1, 0x1, %g1 | ||
| 310 | sllx %g1, 63, %g2 | ||
| 311 | or %g4, %g2, %g4 | ||
| 312 | |||
| 313 | /* Get log entry pointer for this cpu at this trap level. */ | ||
| 314 | BRANCH_IF_JALAPENO(g2,g3,50f) | ||
| 315 | ldxa [%g0] ASI_SAFARI_CONFIG, %g2 | ||
| 316 | srlx %g2, 17, %g2 | ||
| 317 | ba,pt %xcc, 60f | ||
| 318 | and %g2, 0x3ff, %g2 | ||
| 319 | |||
| 320 | 50: ldxa [%g0] ASI_JBUS_CONFIG, %g2 | ||
| 321 | srlx %g2, 17, %g2 | ||
| 322 | and %g2, 0x1f, %g2 | ||
| 323 | |||
| 324 | 60: sllx %g2, 9, %g2 | ||
| 325 | sethi %hi(cheetah_error_log), %g3 | ||
| 326 | ldx [%g3 + %lo(cheetah_error_log)], %g3 | ||
| 327 | brz,pn %g3, 80f | ||
| 328 | nop | ||
| 329 | |||
| 330 | add %g3, %g2, %g3 | ||
| 331 | sllx %g1, 8, %g1 | ||
| 332 | add %g3, %g1, %g1 | ||
| 333 | |||
| 334 | /* %g1 holds pointer to the top of the logging scoreboard */ | ||
| 335 | ldx [%g1 + 0x0], %g7 | ||
| 336 | cmp %g7, -1 | ||
| 337 | bne,pn %xcc, 80f | ||
| 338 | nop | ||
| 339 | |||
| 340 | stx %g4, [%g1 + 0x0] | ||
| 341 | stx %g5, [%g1 + 0x8] | ||
| 342 | add %g1, 0x10, %g1 | ||
| 343 | |||
| 344 | /* %g1 now points to D-cache logging area */ | ||
| 345 | set 0x3ff8, %g2 /* DC_addr mask */ | ||
| 346 | and %g5, %g2, %g2 /* DC_addr bits of AFAR */ | ||
| 347 | srlx %g5, 12, %g3 | ||
| 348 | or %g3, 1, %g3 /* PHYS tag + valid */ | ||
| 349 | |||
| 350 | 10: ldxa [%g2] ASI_DCACHE_TAG, %g7 | ||
| 351 | cmp %g3, %g7 /* TAG match? */ | ||
| 352 | bne,pt %xcc, 13f | ||
| 353 | nop | ||
| 354 | |||
| 355 | /* Yep, what we want, capture state. */ | ||
| 356 | stx %g2, [%g1 + 0x20] | ||
| 357 | stx %g7, [%g1 + 0x28] | ||
| 358 | |||
| 359 | /* A membar Sync is required before and after utag access. */ | ||
| 360 | membar #Sync | ||
| 361 | ldxa [%g2] ASI_DCACHE_UTAG, %g7 | ||
| 362 | membar #Sync | ||
| 363 | stx %g7, [%g1 + 0x30] | ||
| 364 | ldxa [%g2] ASI_DCACHE_SNOOP_TAG, %g7 | ||
| 365 | stx %g7, [%g1 + 0x38] | ||
| 366 | clr %g3 | ||
| 367 | |||
| 368 | 12: ldxa [%g2 + %g3] ASI_DCACHE_DATA, %g7 | ||
| 369 | stx %g7, [%g1] | ||
| 370 | add %g3, (1 << 5), %g3 | ||
| 371 | cmp %g3, (4 << 5) | ||
| 372 | bl,pt %xcc, 12b | ||
| 373 | add %g1, 0x8, %g1 | ||
| 374 | |||
| 375 | ba,pt %xcc, 20f | ||
| 376 | add %g1, 0x20, %g1 | ||
| 377 | |||
| 378 | 13: sethi %hi(1 << 14), %g7 | ||
| 379 | add %g2, %g7, %g2 | ||
| 380 | srlx %g2, 14, %g7 | ||
| 381 | cmp %g7, 4 | ||
| 382 | bl,pt %xcc, 10b | ||
| 383 | nop | ||
| 384 | |||
| 385 | add %g1, 0x40, %g1 | ||
| 386 | |||
| 387 | /* %g1 now points to I-cache logging area */ | ||
| 388 | 20: set 0x1fe0, %g2 /* IC_addr mask */ | ||
| 389 | and %g5, %g2, %g2 /* IC_addr bits of AFAR */ | ||
| 390 | sllx %g2, 1, %g2 /* IC_addr[13:6]==VA[12:5] */ | ||
| 391 | srlx %g5, (13 - 8), %g3 /* Make PTAG */ | ||
| 392 | andn %g3, 0xff, %g3 /* Mask off undefined bits */ | ||
| 393 | |||
| 394 | 21: ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 395 | andn %g7, 0xff, %g7 | ||
| 396 | cmp %g3, %g7 | ||
| 397 | bne,pt %xcc, 23f | ||
| 398 | nop | ||
| 399 | |||
| 400 | /* Yep, what we want, capture state. */ | ||
| 401 | stx %g2, [%g1 + 0x40] | ||
| 402 | stx %g7, [%g1 + 0x48] | ||
| 403 | add %g2, (1 << 3), %g2 | ||
| 404 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 405 | add %g2, (1 << 3), %g2 | ||
| 406 | stx %g7, [%g1 + 0x50] | ||
| 407 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 408 | add %g2, (1 << 3), %g2 | ||
| 409 | stx %g7, [%g1 + 0x60] | ||
| 410 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 411 | stx %g7, [%g1 + 0x68] | ||
| 412 | sub %g2, (3 << 3), %g2 | ||
| 413 | ldxa [%g2] ASI_IC_STAG, %g7 | ||
| 414 | stx %g7, [%g1 + 0x58] | ||
| 415 | clr %g3 | ||
| 416 | srlx %g2, 2, %g2 | ||
| 417 | |||
| 418 | 22: ldxa [%g2 + %g3] ASI_IC_INSTR, %g7 | ||
| 419 | stx %g7, [%g1] | ||
| 420 | add %g3, (1 << 3), %g3 | ||
| 421 | cmp %g3, (8 << 3) | ||
| 422 | bl,pt %xcc, 22b | ||
| 423 | add %g1, 0x8, %g1 | ||
| 424 | |||
| 425 | ba,pt %xcc, 30f | ||
| 426 | add %g1, 0x30, %g1 | ||
| 427 | |||
| 428 | 23: sethi %hi(1 << 14), %g7 | ||
| 429 | add %g2, %g7, %g2 | ||
| 430 | srlx %g2, 14, %g7 | ||
| 431 | cmp %g7, 4 | ||
| 432 | bl,pt %xcc, 21b | ||
| 433 | nop | ||
| 434 | |||
| 435 | add %g1, 0x70, %g1 | ||
| 436 | |||
| 437 | /* %g1 now points to E-cache logging area */ | ||
| 438 | 30: andn %g5, (32 - 1), %g2 | ||
| 439 | stx %g2, [%g1 + 0x20] | ||
| 440 | ldxa [%g2] ASI_EC_TAG_DATA, %g7 | ||
| 441 | stx %g7, [%g1 + 0x28] | ||
| 442 | ldxa [%g2] ASI_EC_R, %g0 | ||
| 443 | clr %g3 | ||
| 444 | |||
| 445 | 31: ldxa [%g3] ASI_EC_DATA, %g7 | ||
| 446 | stx %g7, [%g1 + %g3] | ||
| 447 | add %g3, 0x8, %g3 | ||
| 448 | cmp %g3, 0x20 | ||
| 449 | |||
| 450 | bl,pt %xcc, 31b | ||
| 451 | nop | ||
| 452 | 80: | ||
| 453 | rdpr %tt, %g2 | ||
| 454 | cmp %g2, 0x70 | ||
| 455 | be c_fast_ecc | ||
| 456 | cmp %g2, 0x63 | ||
| 457 | be c_cee | ||
| 458 | nop | ||
| 459 | ba,pt %xcc, c_deferred | ||
| 460 | .size __cheetah_log_error,.-__cheetah_log_error | ||
| 461 | |||
| 462 | /* Cheetah FECC trap handling, we get here from tl{0,1}_fecc | ||
| 463 | * in the trap table. That code has done a memory barrier | ||
| 464 | * and has disabled both the I-cache and D-cache in the DCU | ||
| 465 | * control register. The I-cache is disabled so that we may | ||
| 466 | * capture the corrupted cache line, and the D-cache is disabled | ||
| 467 | * because corrupt data may have been placed there and we don't | ||
| 468 | * want to reference it. | ||
| 469 | * | ||
| 470 | * %g1 is one if this trap occurred at %tl >= 1. | ||
| 471 | * | ||
| 472 | * Next, we turn off error reporting so that we don't recurse. | ||
| 473 | */ | ||
| 474 | .globl cheetah_fast_ecc | ||
| 475 | .type cheetah_fast_ecc,#function | ||
| 476 | cheetah_fast_ecc: | ||
| 477 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 478 | andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2 | ||
| 479 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 480 | membar #Sync | ||
| 481 | |||
| 482 | /* Fetch and clear AFSR/AFAR */ | ||
| 483 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 484 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 485 | stxa %g4, [%g0] ASI_AFSR | ||
| 486 | membar #Sync | ||
| 487 | |||
| 488 | ba,pt %xcc, __cheetah_log_error | ||
| 489 | nop | ||
| 490 | .size cheetah_fast_ecc,.-cheetah_fast_ecc | ||
| 491 | |||
| 492 | .type c_fast_ecc,#function | ||
| 493 | c_fast_ecc: | ||
| 494 | rdpr %pil, %g2 | ||
| 495 | wrpr %g0, 15, %pil | ||
| 496 | ba,pt %xcc, etrap_irq | ||
| 497 | rd %pc, %g7 | ||
| 498 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 499 | call trace_hardirqs_off | ||
| 500 | nop | ||
| 501 | #endif | ||
| 502 | mov %l4, %o1 | ||
| 503 | mov %l5, %o2 | ||
| 504 | call cheetah_fecc_handler | ||
| 505 | add %sp, PTREGS_OFF, %o0 | ||
| 506 | ba,a,pt %xcc, rtrap_irq | ||
| 507 | .size c_fast_ecc,.-c_fast_ecc | ||
| 508 | |||
| 509 | /* Our caller has disabled I-cache and performed membar Sync. */ | ||
| 510 | .globl cheetah_cee | ||
| 511 | .type cheetah_cee,#function | ||
| 512 | cheetah_cee: | ||
| 513 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 514 | andn %g2, ESTATE_ERROR_CEEN, %g2 | ||
| 515 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 516 | membar #Sync | ||
| 517 | |||
| 518 | /* Fetch and clear AFSR/AFAR */ | ||
| 519 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 520 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 521 | stxa %g4, [%g0] ASI_AFSR | ||
| 522 | membar #Sync | ||
| 523 | |||
| 524 | ba,pt %xcc, __cheetah_log_error | ||
| 525 | nop | ||
| 526 | .size cheetah_cee,.-cheetah_cee | ||
| 527 | |||
| 528 | .type c_cee,#function | ||
| 529 | c_cee: | ||
| 530 | rdpr %pil, %g2 | ||
| 531 | wrpr %g0, 15, %pil | ||
| 532 | ba,pt %xcc, etrap_irq | ||
| 533 | rd %pc, %g7 | ||
| 534 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 535 | call trace_hardirqs_off | ||
| 536 | nop | ||
| 537 | #endif | ||
| 538 | mov %l4, %o1 | ||
| 539 | mov %l5, %o2 | ||
| 540 | call cheetah_cee_handler | ||
| 541 | add %sp, PTREGS_OFF, %o0 | ||
| 542 | ba,a,pt %xcc, rtrap_irq | ||
| 543 | .size c_cee,.-c_cee | ||
| 544 | |||
| 545 | /* Our caller has disabled I-cache+D-cache and performed membar Sync. */ | ||
| 546 | .globl cheetah_deferred_trap | ||
| 547 | .type cheetah_deferred_trap,#function | ||
| 548 | cheetah_deferred_trap: | ||
| 549 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 550 | andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2 | ||
| 551 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 552 | membar #Sync | ||
| 553 | |||
| 554 | /* Fetch and clear AFSR/AFAR */ | ||
| 555 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 556 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 557 | stxa %g4, [%g0] ASI_AFSR | ||
| 558 | membar #Sync | ||
| 559 | |||
| 560 | ba,pt %xcc, __cheetah_log_error | ||
| 561 | nop | ||
| 562 | .size cheetah_deferred_trap,.-cheetah_deferred_trap | ||
| 563 | |||
| 564 | .type c_deferred,#function | ||
| 565 | c_deferred: | ||
| 566 | rdpr %pil, %g2 | ||
| 567 | wrpr %g0, 15, %pil | ||
| 568 | ba,pt %xcc, etrap_irq | ||
| 569 | rd %pc, %g7 | ||
| 570 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 571 | call trace_hardirqs_off | ||
| 572 | nop | ||
| 573 | #endif | ||
| 574 | mov %l4, %o1 | ||
| 575 | mov %l5, %o2 | ||
| 576 | call cheetah_deferred_handler | ||
| 577 | add %sp, PTREGS_OFF, %o0 | ||
| 578 | ba,a,pt %xcc, rtrap_irq | ||
| 579 | .size c_deferred,.-c_deferred | ||
diff --git a/arch/sparc64/kernel/entry.S b/arch/sparc64/kernel/entry.S deleted file mode 100644 index fd06e937ae1e..000000000000 --- a/arch/sparc64/kernel/entry.S +++ /dev/null | |||
| @@ -1,2575 +0,0 @@ | |||
| 1 | /* $Id: entry.S,v 1.144 2002/02/09 19:49:30 davem Exp $ | ||
| 2 | * arch/sparc64/kernel/entry.S: Sparc64 trap low-level entry points. | ||
| 3 | * | ||
| 4 | * Copyright (C) 1995,1997 David S. Miller (davem@caip.rutgers.edu) | ||
| 5 | * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be) | ||
| 6 | * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx) | ||
| 7 | * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz) | ||
| 8 | */ | ||
| 9 | |||
| 10 | #include <linux/errno.h> | ||
| 11 | |||
| 12 | #include <asm/head.h> | ||
| 13 | #include <asm/asi.h> | ||
| 14 | #include <asm/smp.h> | ||
| 15 | #include <asm/ptrace.h> | ||
| 16 | #include <asm/page.h> | ||
| 17 | #include <asm/signal.h> | ||
| 18 | #include <asm/pgtable.h> | ||
| 19 | #include <asm/processor.h> | ||
| 20 | #include <asm/visasm.h> | ||
| 21 | #include <asm/estate.h> | ||
| 22 | #include <asm/auxio.h> | ||
| 23 | #include <asm/sfafsr.h> | ||
| 24 | #include <asm/pil.h> | ||
| 25 | #include <asm/unistd.h> | ||
| 26 | |||
| 27 | #define curptr g6 | ||
| 28 | |||
| 29 | .text | ||
| 30 | .align 32 | ||
| 31 | |||
| 32 | /* This is trivial with the new code... */ | ||
| 33 | .globl do_fpdis | ||
| 34 | do_fpdis: | ||
| 35 | sethi %hi(TSTATE_PEF), %g4 | ||
| 36 | rdpr %tstate, %g5 | ||
| 37 | andcc %g5, %g4, %g0 | ||
| 38 | be,pt %xcc, 1f | ||
| 39 | nop | ||
| 40 | rd %fprs, %g5 | ||
| 41 | andcc %g5, FPRS_FEF, %g0 | ||
| 42 | be,pt %xcc, 1f | ||
| 43 | nop | ||
| 44 | |||
| 45 | /* Legal state when DCR_IFPOE is set in Cheetah %dcr. */ | ||
| 46 | sethi %hi(109f), %g7 | ||
| 47 | ba,pt %xcc, etrap | ||
| 48 | 109: or %g7, %lo(109b), %g7 | ||
| 49 | add %g0, %g0, %g0 | ||
| 50 | ba,a,pt %xcc, rtrap | ||
| 51 | |||
| 52 | 1: TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 53 | ldub [%g6 + TI_FPSAVED], %g5 | ||
| 54 | wr %g0, FPRS_FEF, %fprs | ||
| 55 | andcc %g5, FPRS_FEF, %g0 | ||
| 56 | be,a,pt %icc, 1f | ||
| 57 | clr %g7 | ||
| 58 | ldx [%g6 + TI_GSR], %g7 | ||
| 59 | 1: andcc %g5, FPRS_DL, %g0 | ||
| 60 | bne,pn %icc, 2f | ||
| 61 | fzero %f0 | ||
| 62 | andcc %g5, FPRS_DU, %g0 | ||
| 63 | bne,pn %icc, 1f | ||
| 64 | fzero %f2 | ||
| 65 | faddd %f0, %f2, %f4 | ||
| 66 | fmuld %f0, %f2, %f6 | ||
| 67 | faddd %f0, %f2, %f8 | ||
| 68 | fmuld %f0, %f2, %f10 | ||
| 69 | faddd %f0, %f2, %f12 | ||
| 70 | fmuld %f0, %f2, %f14 | ||
| 71 | faddd %f0, %f2, %f16 | ||
| 72 | fmuld %f0, %f2, %f18 | ||
| 73 | faddd %f0, %f2, %f20 | ||
| 74 | fmuld %f0, %f2, %f22 | ||
| 75 | faddd %f0, %f2, %f24 | ||
| 76 | fmuld %f0, %f2, %f26 | ||
| 77 | faddd %f0, %f2, %f28 | ||
| 78 | fmuld %f0, %f2, %f30 | ||
| 79 | faddd %f0, %f2, %f32 | ||
| 80 | fmuld %f0, %f2, %f34 | ||
| 81 | faddd %f0, %f2, %f36 | ||
| 82 | fmuld %f0, %f2, %f38 | ||
| 83 | faddd %f0, %f2, %f40 | ||
| 84 | fmuld %f0, %f2, %f42 | ||
| 85 | faddd %f0, %f2, %f44 | ||
| 86 | fmuld %f0, %f2, %f46 | ||
| 87 | faddd %f0, %f2, %f48 | ||
| 88 | fmuld %f0, %f2, %f50 | ||
| 89 | faddd %f0, %f2, %f52 | ||
| 90 | fmuld %f0, %f2, %f54 | ||
| 91 | faddd %f0, %f2, %f56 | ||
| 92 | fmuld %f0, %f2, %f58 | ||
| 93 | b,pt %xcc, fpdis_exit2 | ||
| 94 | faddd %f0, %f2, %f60 | ||
| 95 | 1: mov SECONDARY_CONTEXT, %g3 | ||
| 96 | add %g6, TI_FPREGS + 0x80, %g1 | ||
| 97 | faddd %f0, %f2, %f4 | ||
| 98 | fmuld %f0, %f2, %f6 | ||
| 99 | |||
| 100 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 101 | .section .sun4v_1insn_patch, "ax" | ||
| 102 | .word 661b | ||
| 103 | ldxa [%g3] ASI_MMU, %g5 | ||
| 104 | .previous | ||
| 105 | |||
| 106 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 107 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 108 | |||
| 109 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 110 | .section .sun4v_1insn_patch, "ax" | ||
| 111 | .word 661b | ||
| 112 | stxa %g2, [%g3] ASI_MMU | ||
| 113 | .previous | ||
| 114 | |||
| 115 | membar #Sync | ||
| 116 | add %g6, TI_FPREGS + 0xc0, %g2 | ||
| 117 | faddd %f0, %f2, %f8 | ||
| 118 | fmuld %f0, %f2, %f10 | ||
| 119 | membar #Sync | ||
| 120 | ldda [%g1] ASI_BLK_S, %f32 | ||
| 121 | ldda [%g2] ASI_BLK_S, %f48 | ||
| 122 | membar #Sync | ||
| 123 | faddd %f0, %f2, %f12 | ||
| 124 | fmuld %f0, %f2, %f14 | ||
| 125 | faddd %f0, %f2, %f16 | ||
| 126 | fmuld %f0, %f2, %f18 | ||
| 127 | faddd %f0, %f2, %f20 | ||
| 128 | fmuld %f0, %f2, %f22 | ||
| 129 | faddd %f0, %f2, %f24 | ||
| 130 | fmuld %f0, %f2, %f26 | ||
| 131 | faddd %f0, %f2, %f28 | ||
| 132 | fmuld %f0, %f2, %f30 | ||
| 133 | b,pt %xcc, fpdis_exit | ||
| 134 | nop | ||
| 135 | 2: andcc %g5, FPRS_DU, %g0 | ||
| 136 | bne,pt %icc, 3f | ||
| 137 | fzero %f32 | ||
| 138 | mov SECONDARY_CONTEXT, %g3 | ||
| 139 | fzero %f34 | ||
| 140 | |||
| 141 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 142 | .section .sun4v_1insn_patch, "ax" | ||
| 143 | .word 661b | ||
| 144 | ldxa [%g3] ASI_MMU, %g5 | ||
| 145 | .previous | ||
| 146 | |||
| 147 | add %g6, TI_FPREGS, %g1 | ||
| 148 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 149 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 150 | |||
| 151 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 152 | .section .sun4v_1insn_patch, "ax" | ||
| 153 | .word 661b | ||
| 154 | stxa %g2, [%g3] ASI_MMU | ||
| 155 | .previous | ||
| 156 | |||
| 157 | membar #Sync | ||
| 158 | add %g6, TI_FPREGS + 0x40, %g2 | ||
| 159 | faddd %f32, %f34, %f36 | ||
| 160 | fmuld %f32, %f34, %f38 | ||
| 161 | membar #Sync | ||
| 162 | ldda [%g1] ASI_BLK_S, %f0 | ||
| 163 | ldda [%g2] ASI_BLK_S, %f16 | ||
| 164 | membar #Sync | ||
| 165 | faddd %f32, %f34, %f40 | ||
| 166 | fmuld %f32, %f34, %f42 | ||
| 167 | faddd %f32, %f34, %f44 | ||
| 168 | fmuld %f32, %f34, %f46 | ||
| 169 | faddd %f32, %f34, %f48 | ||
| 170 | fmuld %f32, %f34, %f50 | ||
| 171 | faddd %f32, %f34, %f52 | ||
| 172 | fmuld %f32, %f34, %f54 | ||
| 173 | faddd %f32, %f34, %f56 | ||
| 174 | fmuld %f32, %f34, %f58 | ||
| 175 | faddd %f32, %f34, %f60 | ||
| 176 | fmuld %f32, %f34, %f62 | ||
| 177 | ba,pt %xcc, fpdis_exit | ||
| 178 | nop | ||
| 179 | 3: mov SECONDARY_CONTEXT, %g3 | ||
| 180 | add %g6, TI_FPREGS, %g1 | ||
| 181 | |||
| 182 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 183 | .section .sun4v_1insn_patch, "ax" | ||
| 184 | .word 661b | ||
| 185 | ldxa [%g3] ASI_MMU, %g5 | ||
| 186 | .previous | ||
| 187 | |||
| 188 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 189 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 190 | |||
| 191 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 192 | .section .sun4v_1insn_patch, "ax" | ||
| 193 | .word 661b | ||
| 194 | stxa %g2, [%g3] ASI_MMU | ||
| 195 | .previous | ||
| 196 | |||
| 197 | membar #Sync | ||
| 198 | mov 0x40, %g2 | ||
| 199 | membar #Sync | ||
| 200 | ldda [%g1] ASI_BLK_S, %f0 | ||
| 201 | ldda [%g1 + %g2] ASI_BLK_S, %f16 | ||
| 202 | add %g1, 0x80, %g1 | ||
| 203 | ldda [%g1] ASI_BLK_S, %f32 | ||
| 204 | ldda [%g1 + %g2] ASI_BLK_S, %f48 | ||
| 205 | membar #Sync | ||
| 206 | fpdis_exit: | ||
| 207 | |||
| 208 | 661: stxa %g5, [%g3] ASI_DMMU | ||
| 209 | .section .sun4v_1insn_patch, "ax" | ||
| 210 | .word 661b | ||
| 211 | stxa %g5, [%g3] ASI_MMU | ||
| 212 | .previous | ||
| 213 | |||
| 214 | membar #Sync | ||
| 215 | fpdis_exit2: | ||
| 216 | wr %g7, 0, %gsr | ||
| 217 | ldx [%g6 + TI_XFSR], %fsr | ||
| 218 | rdpr %tstate, %g3 | ||
| 219 | or %g3, %g4, %g3 ! anal... | ||
| 220 | wrpr %g3, %tstate | ||
| 221 | wr %g0, FPRS_FEF, %fprs ! clean DU/DL bits | ||
| 222 | retry | ||
| 223 | |||
| 224 | .align 32 | ||
| 225 | fp_other_bounce: | ||
| 226 | call do_fpother | ||
| 227 | add %sp, PTREGS_OFF, %o0 | ||
| 228 | ba,pt %xcc, rtrap | ||
| 229 | nop | ||
| 230 | |||
| 231 | .globl do_fpother_check_fitos | ||
| 232 | .align 32 | ||
| 233 | do_fpother_check_fitos: | ||
| 234 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 235 | sethi %hi(fp_other_bounce - 4), %g7 | ||
| 236 | or %g7, %lo(fp_other_bounce - 4), %g7 | ||
| 237 | |||
| 238 | /* NOTE: Need to preserve %g7 until we fully commit | ||
| 239 | * to the fitos fixup. | ||
| 240 | */ | ||
| 241 | stx %fsr, [%g6 + TI_XFSR] | ||
| 242 | rdpr %tstate, %g3 | ||
| 243 | andcc %g3, TSTATE_PRIV, %g0 | ||
| 244 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 245 | nop | ||
| 246 | ldx [%g6 + TI_XFSR], %g3 | ||
| 247 | srlx %g3, 14, %g1 | ||
| 248 | and %g1, 7, %g1 | ||
| 249 | cmp %g1, 2 ! Unfinished FP-OP | ||
| 250 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 251 | sethi %hi(1 << 23), %g1 ! Inexact | ||
| 252 | andcc %g3, %g1, %g0 | ||
| 253 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 254 | rdpr %tpc, %g1 | ||
| 255 | lduwa [%g1] ASI_AIUP, %g3 ! This cannot ever fail | ||
| 256 | #define FITOS_MASK 0xc1f83fe0 | ||
| 257 | #define FITOS_COMPARE 0x81a01880 | ||
| 258 | sethi %hi(FITOS_MASK), %g1 | ||
| 259 | or %g1, %lo(FITOS_MASK), %g1 | ||
| 260 | and %g3, %g1, %g1 | ||
| 261 | sethi %hi(FITOS_COMPARE), %g2 | ||
| 262 | or %g2, %lo(FITOS_COMPARE), %g2 | ||
| 263 | cmp %g1, %g2 | ||
| 264 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 265 | nop | ||
| 266 | std %f62, [%g6 + TI_FPREGS + (62 * 4)] | ||
| 267 | sethi %hi(fitos_table_1), %g1 | ||
| 268 | and %g3, 0x1f, %g2 | ||
| 269 | or %g1, %lo(fitos_table_1), %g1 | ||
| 270 | sllx %g2, 2, %g2 | ||
| 271 | jmpl %g1 + %g2, %g0 | ||
| 272 | ba,pt %xcc, fitos_emul_continue | ||
| 273 | |||
| 274 | fitos_table_1: | ||
| 275 | fitod %f0, %f62 | ||
| 276 | fitod %f1, %f62 | ||
| 277 | fitod %f2, %f62 | ||
| 278 | fitod %f3, %f62 | ||
| 279 | fitod %f4, %f62 | ||
| 280 | fitod %f5, %f62 | ||
| 281 | fitod %f6, %f62 | ||
| 282 | fitod %f7, %f62 | ||
| 283 | fitod %f8, %f62 | ||
| 284 | fitod %f9, %f62 | ||
| 285 | fitod %f10, %f62 | ||
| 286 | fitod %f11, %f62 | ||
| 287 | fitod %f12, %f62 | ||
| 288 | fitod %f13, %f62 | ||
| 289 | fitod %f14, %f62 | ||
| 290 | fitod %f15, %f62 | ||
| 291 | fitod %f16, %f62 | ||
| 292 | fitod %f17, %f62 | ||
| 293 | fitod %f18, %f62 | ||
| 294 | fitod %f19, %f62 | ||
| 295 | fitod %f20, %f62 | ||
| 296 | fitod %f21, %f62 | ||
| 297 | fitod %f22, %f62 | ||
| 298 | fitod %f23, %f62 | ||
| 299 | fitod %f24, %f62 | ||
| 300 | fitod %f25, %f62 | ||
| 301 | fitod %f26, %f62 | ||
| 302 | fitod %f27, %f62 | ||
| 303 | fitod %f28, %f62 | ||
| 304 | fitod %f29, %f62 | ||
| 305 | fitod %f30, %f62 | ||
| 306 | fitod %f31, %f62 | ||
| 307 | |||
| 308 | fitos_emul_continue: | ||
| 309 | sethi %hi(fitos_table_2), %g1 | ||
| 310 | srl %g3, 25, %g2 | ||
| 311 | or %g1, %lo(fitos_table_2), %g1 | ||
| 312 | and %g2, 0x1f, %g2 | ||
| 313 | sllx %g2, 2, %g2 | ||
| 314 | jmpl %g1 + %g2, %g0 | ||
| 315 | ba,pt %xcc, fitos_emul_fini | ||
| 316 | |||
| 317 | fitos_table_2: | ||
| 318 | fdtos %f62, %f0 | ||
| 319 | fdtos %f62, %f1 | ||
| 320 | fdtos %f62, %f2 | ||
| 321 | fdtos %f62, %f3 | ||
| 322 | fdtos %f62, %f4 | ||
| 323 | fdtos %f62, %f5 | ||
| 324 | fdtos %f62, %f6 | ||
| 325 | fdtos %f62, %f7 | ||
| 326 | fdtos %f62, %f8 | ||
| 327 | fdtos %f62, %f9 | ||
| 328 | fdtos %f62, %f10 | ||
| 329 | fdtos %f62, %f11 | ||
| 330 | fdtos %f62, %f12 | ||
| 331 | fdtos %f62, %f13 | ||
| 332 | fdtos %f62, %f14 | ||
| 333 | fdtos %f62, %f15 | ||
| 334 | fdtos %f62, %f16 | ||
| 335 | fdtos %f62, %f17 | ||
| 336 | fdtos %f62, %f18 | ||
| 337 | fdtos %f62, %f19 | ||
| 338 | fdtos %f62, %f20 | ||
| 339 | fdtos %f62, %f21 | ||
| 340 | fdtos %f62, %f22 | ||
| 341 | fdtos %f62, %f23 | ||
| 342 | fdtos %f62, %f24 | ||
| 343 | fdtos %f62, %f25 | ||
| 344 | fdtos %f62, %f26 | ||
| 345 | fdtos %f62, %f27 | ||
| 346 | fdtos %f62, %f28 | ||
| 347 | fdtos %f62, %f29 | ||
| 348 | fdtos %f62, %f30 | ||
| 349 | fdtos %f62, %f31 | ||
| 350 | |||
| 351 | fitos_emul_fini: | ||
| 352 | ldd [%g6 + TI_FPREGS + (62 * 4)], %f62 | ||
| 353 | done | ||
| 354 | |||
| 355 | .globl do_fptrap | ||
| 356 | .align 32 | ||
| 357 | do_fptrap: | ||
| 358 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 359 | stx %fsr, [%g6 + TI_XFSR] | ||
| 360 | do_fptrap_after_fsr: | ||
| 361 | ldub [%g6 + TI_FPSAVED], %g3 | ||
| 362 | rd %fprs, %g1 | ||
| 363 | or %g3, %g1, %g3 | ||
| 364 | stb %g3, [%g6 + TI_FPSAVED] | ||
| 365 | rd %gsr, %g3 | ||
| 366 | stx %g3, [%g6 + TI_GSR] | ||
| 367 | mov SECONDARY_CONTEXT, %g3 | ||
| 368 | |||
| 369 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 370 | .section .sun4v_1insn_patch, "ax" | ||
| 371 | .word 661b | ||
| 372 | ldxa [%g3] ASI_MMU, %g5 | ||
| 373 | .previous | ||
| 374 | |||
| 375 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 376 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 377 | |||
| 378 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 379 | .section .sun4v_1insn_patch, "ax" | ||
| 380 | .word 661b | ||
| 381 | stxa %g2, [%g3] ASI_MMU | ||
| 382 | .previous | ||
| 383 | |||
| 384 | membar #Sync | ||
| 385 | add %g6, TI_FPREGS, %g2 | ||
| 386 | andcc %g1, FPRS_DL, %g0 | ||
| 387 | be,pn %icc, 4f | ||
| 388 | mov 0x40, %g3 | ||
| 389 | stda %f0, [%g2] ASI_BLK_S | ||
| 390 | stda %f16, [%g2 + %g3] ASI_BLK_S | ||
| 391 | andcc %g1, FPRS_DU, %g0 | ||
| 392 | be,pn %icc, 5f | ||
| 393 | 4: add %g2, 128, %g2 | ||
| 394 | stda %f32, [%g2] ASI_BLK_S | ||
| 395 | stda %f48, [%g2 + %g3] ASI_BLK_S | ||
| 396 | 5: mov SECONDARY_CONTEXT, %g1 | ||
| 397 | membar #Sync | ||
| 398 | |||
| 399 | 661: stxa %g5, [%g1] ASI_DMMU | ||
| 400 | .section .sun4v_1insn_patch, "ax" | ||
| 401 | .word 661b | ||
| 402 | stxa %g5, [%g1] ASI_MMU | ||
| 403 | .previous | ||
| 404 | |||
| 405 | membar #Sync | ||
| 406 | ba,pt %xcc, etrap | ||
| 407 | wr %g0, 0, %fprs | ||
| 408 | |||
| 409 | /* The registers for cross calls will be: | ||
| 410 | * | ||
| 411 | * DATA 0: [low 32-bits] Address of function to call, jmp to this | ||
| 412 | * [high 32-bits] MMU Context Argument 0, place in %g5 | ||
| 413 | * DATA 1: Address Argument 1, place in %g1 | ||
| 414 | * DATA 2: Address Argument 2, place in %g7 | ||
| 415 | * | ||
| 416 | * With this method we can do most of the cross-call tlb/cache | ||
| 417 | * flushing very quickly. | ||
| 418 | */ | ||
| 419 | .text | ||
| 420 | .align 32 | ||
| 421 | .globl do_ivec | ||
| 422 | do_ivec: | ||
| 423 | mov 0x40, %g3 | ||
| 424 | ldxa [%g3 + %g0] ASI_INTR_R, %g3 | ||
| 425 | sethi %hi(KERNBASE), %g4 | ||
| 426 | cmp %g3, %g4 | ||
| 427 | bgeu,pn %xcc, do_ivec_xcall | ||
| 428 | srlx %g3, 32, %g5 | ||
| 429 | stxa %g0, [%g0] ASI_INTR_RECEIVE | ||
| 430 | membar #Sync | ||
| 431 | |||
| 432 | sethi %hi(ivector_table_pa), %g2 | ||
| 433 | ldx [%g2 + %lo(ivector_table_pa)], %g2 | ||
| 434 | sllx %g3, 4, %g3 | ||
| 435 | add %g2, %g3, %g3 | ||
| 436 | |||
| 437 | TRAP_LOAD_IRQ_WORK_PA(%g6, %g1) | ||
| 438 | |||
| 439 | ldx [%g6], %g5 | ||
| 440 | stxa %g5, [%g3] ASI_PHYS_USE_EC | ||
| 441 | stx %g3, [%g6] | ||
| 442 | wr %g0, 1 << PIL_DEVICE_IRQ, %set_softint | ||
| 443 | retry | ||
| 444 | do_ivec_xcall: | ||
| 445 | mov 0x50, %g1 | ||
| 446 | ldxa [%g1 + %g0] ASI_INTR_R, %g1 | ||
| 447 | srl %g3, 0, %g3 | ||
| 448 | |||
| 449 | mov 0x60, %g7 | ||
| 450 | ldxa [%g7 + %g0] ASI_INTR_R, %g7 | ||
| 451 | stxa %g0, [%g0] ASI_INTR_RECEIVE | ||
| 452 | membar #Sync | ||
| 453 | ba,pt %xcc, 1f | ||
| 454 | nop | ||
| 455 | |||
| 456 | .align 32 | ||
| 457 | 1: jmpl %g3, %g0 | ||
| 458 | nop | ||
| 459 | |||
| 460 | .globl getcc, setcc | ||
| 461 | getcc: | ||
| 462 | ldx [%o0 + PT_V9_TSTATE], %o1 | ||
| 463 | srlx %o1, 32, %o1 | ||
| 464 | and %o1, 0xf, %o1 | ||
| 465 | retl | ||
| 466 | stx %o1, [%o0 + PT_V9_G1] | ||
| 467 | setcc: | ||
| 468 | ldx [%o0 + PT_V9_TSTATE], %o1 | ||
| 469 | ldx [%o0 + PT_V9_G1], %o2 | ||
| 470 | or %g0, %ulo(TSTATE_ICC), %o3 | ||
| 471 | sllx %o3, 32, %o3 | ||
| 472 | andn %o1, %o3, %o1 | ||
| 473 | sllx %o2, 32, %o2 | ||
| 474 | and %o2, %o3, %o2 | ||
| 475 | or %o1, %o2, %o1 | ||
| 476 | retl | ||
| 477 | stx %o1, [%o0 + PT_V9_TSTATE] | ||
| 478 | |||
| 479 | .globl utrap_trap | ||
| 480 | utrap_trap: /* %g3=handler,%g4=level */ | ||
| 481 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 482 | ldx [%g6 + TI_UTRAPS], %g1 | ||
| 483 | brnz,pt %g1, invoke_utrap | ||
| 484 | nop | ||
| 485 | |||
| 486 | ba,pt %xcc, etrap | ||
| 487 | rd %pc, %g7 | ||
| 488 | mov %l4, %o1 | ||
| 489 | call bad_trap | ||
| 490 | add %sp, PTREGS_OFF, %o0 | ||
| 491 | ba,pt %xcc, rtrap | ||
| 492 | nop | ||
| 493 | |||
| 494 | invoke_utrap: | ||
| 495 | sllx %g3, 3, %g3 | ||
| 496 | ldx [%g1 + %g3], %g1 | ||
| 497 | save %sp, -128, %sp | ||
| 498 | rdpr %tstate, %l6 | ||
| 499 | rdpr %cwp, %l7 | ||
| 500 | andn %l6, TSTATE_CWP, %l6 | ||
| 501 | wrpr %l6, %l7, %tstate | ||
| 502 | rdpr %tpc, %l6 | ||
| 503 | rdpr %tnpc, %l7 | ||
| 504 | wrpr %g1, 0, %tnpc | ||
| 505 | done | ||
| 506 | |||
| 507 | /* We need to carefully read the error status, ACK | ||
| 508 | * the errors, prevent recursive traps, and pass the | ||
| 509 | * information on to C code for logging. | ||
| 510 | * | ||
| 511 | * We pass the AFAR in as-is, and we encode the status | ||
| 512 | * information as described in asm-sparc64/sfafsr.h | ||
| 513 | */ | ||
| 514 | .globl __spitfire_access_error | ||
| 515 | __spitfire_access_error: | ||
| 516 | /* Disable ESTATE error reporting so that we do not | ||
| 517 | * take recursive traps and RED state the processor. | ||
| 518 | */ | ||
| 519 | stxa %g0, [%g0] ASI_ESTATE_ERROR_EN | ||
| 520 | membar #Sync | ||
| 521 | |||
| 522 | mov UDBE_UE, %g1 | ||
| 523 | ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR | ||
| 524 | |||
| 525 | /* __spitfire_cee_trap branches here with AFSR in %g4 and | ||
| 526 | * UDBE_CE in %g1. It only clears ESTATE_ERR_CE in the | ||
| 527 | * ESTATE Error Enable register. | ||
| 528 | */ | ||
| 529 | __spitfire_cee_trap_continue: | ||
| 530 | ldxa [%g0] ASI_AFAR, %g5 ! Get AFAR | ||
| 531 | |||
| 532 | rdpr %tt, %g3 | ||
| 533 | and %g3, 0x1ff, %g3 ! Paranoia | ||
| 534 | sllx %g3, SFSTAT_TRAP_TYPE_SHIFT, %g3 | ||
| 535 | or %g4, %g3, %g4 | ||
| 536 | rdpr %tl, %g3 | ||
| 537 | cmp %g3, 1 | ||
| 538 | mov 1, %g3 | ||
| 539 | bleu %xcc, 1f | ||
| 540 | sllx %g3, SFSTAT_TL_GT_ONE_SHIFT, %g3 | ||
| 541 | |||
| 542 | or %g4, %g3, %g4 | ||
| 543 | |||
| 544 | /* Read in the UDB error register state, clearing the | ||
| 545 | * sticky error bits as-needed. We only clear them if | ||
| 546 | * the UE bit is set. Likewise, __spitfire_cee_trap | ||
| 547 | * below will only do so if the CE bit is set. | ||
| 548 | * | ||
| 549 | * NOTE: UltraSparc-I/II have high and low UDB error | ||
| 550 | * registers, corresponding to the two UDB units | ||
| 551 | * present on those chips. UltraSparc-IIi only | ||
| 552 | * has a single UDB, called "SDB" in the manual. | ||
| 553 | * For IIi the upper UDB register always reads | ||
| 554 | * as zero so for our purposes things will just | ||
| 555 | * work with the checks below. | ||
| 556 | */ | ||
| 557 | 1: ldxa [%g0] ASI_UDBH_ERROR_R, %g3 | ||
| 558 | and %g3, 0x3ff, %g7 ! Paranoia | ||
| 559 | sllx %g7, SFSTAT_UDBH_SHIFT, %g7 | ||
| 560 | or %g4, %g7, %g4 | ||
| 561 | andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE | ||
| 562 | be,pn %xcc, 1f | ||
| 563 | nop | ||
| 564 | stxa %g3, [%g0] ASI_UDB_ERROR_W | ||
| 565 | membar #Sync | ||
| 566 | |||
| 567 | 1: mov 0x18, %g3 | ||
| 568 | ldxa [%g3] ASI_UDBL_ERROR_R, %g3 | ||
| 569 | and %g3, 0x3ff, %g7 ! Paranoia | ||
| 570 | sllx %g7, SFSTAT_UDBL_SHIFT, %g7 | ||
| 571 | or %g4, %g7, %g4 | ||
| 572 | andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE | ||
| 573 | be,pn %xcc, 1f | ||
| 574 | nop | ||
| 575 | mov 0x18, %g7 | ||
| 576 | stxa %g3, [%g7] ASI_UDB_ERROR_W | ||
| 577 | membar #Sync | ||
| 578 | |||
| 579 | 1: /* Ok, now that we've latched the error state, | ||
| 580 | * clear the sticky bits in the AFSR. | ||
| 581 | */ | ||
| 582 | stxa %g4, [%g0] ASI_AFSR | ||
| 583 | membar #Sync | ||
| 584 | |||
| 585 | rdpr %tl, %g2 | ||
| 586 | cmp %g2, 1 | ||
| 587 | rdpr %pil, %g2 | ||
| 588 | bleu,pt %xcc, 1f | ||
| 589 | wrpr %g0, 15, %pil | ||
| 590 | |||
| 591 | ba,pt %xcc, etraptl1 | ||
| 592 | rd %pc, %g7 | ||
| 593 | |||
| 594 | ba,pt %xcc, 2f | ||
| 595 | nop | ||
| 596 | |||
| 597 | 1: ba,pt %xcc, etrap_irq | ||
| 598 | rd %pc, %g7 | ||
| 599 | |||
| 600 | 2: | ||
| 601 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 602 | call trace_hardirqs_off | ||
| 603 | nop | ||
| 604 | #endif | ||
| 605 | mov %l4, %o1 | ||
| 606 | mov %l5, %o2 | ||
| 607 | call spitfire_access_error | ||
| 608 | add %sp, PTREGS_OFF, %o0 | ||
| 609 | ba,pt %xcc, rtrap | ||
| 610 | nop | ||
| 611 | |||
| 612 | /* This is the trap handler entry point for ECC correctable | ||
| 613 | * errors. They are corrected, but we listen for the trap | ||
| 614 | * so that the event can be logged. | ||
| 615 | * | ||
| 616 | * Disrupting errors are either: | ||
| 617 | * 1) single-bit ECC errors during UDB reads to system | ||
| 618 | * memory | ||
| 619 | * 2) data parity errors during write-back events | ||
| 620 | * | ||
| 621 | * As far as I can make out from the manual, the CEE trap | ||
| 622 | * is only for correctable errors during memory read | ||
| 623 | * accesses by the front-end of the processor. | ||
| 624 | * | ||
| 625 | * The code below is only for trap level 1 CEE events, | ||
| 626 | * as it is the only situation where we can safely record | ||
| 627 | * and log. For trap level >1 we just clear the CE bit | ||
| 628 | * in the AFSR and return. | ||
| 629 | * | ||
| 630 | * This is just like __spiftire_access_error above, but it | ||
| 631 | * specifically handles correctable errors. If an | ||
| 632 | * uncorrectable error is indicated in the AFSR we | ||
| 633 | * will branch directly above to __spitfire_access_error | ||
| 634 | * to handle it instead. Uncorrectable therefore takes | ||
| 635 | * priority over correctable, and the error logging | ||
| 636 | * C code will notice this case by inspecting the | ||
| 637 | * trap type. | ||
| 638 | */ | ||
| 639 | .globl __spitfire_cee_trap | ||
| 640 | __spitfire_cee_trap: | ||
| 641 | ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR | ||
| 642 | mov 1, %g3 | ||
| 643 | sllx %g3, SFAFSR_UE_SHIFT, %g3 | ||
| 644 | andcc %g4, %g3, %g0 ! Check for UE | ||
| 645 | bne,pn %xcc, __spitfire_access_error | ||
| 646 | nop | ||
| 647 | |||
| 648 | /* Ok, in this case we only have a correctable error. | ||
| 649 | * Indicate we only wish to capture that state in register | ||
| 650 | * %g1, and we only disable CE error reporting unlike UE | ||
| 651 | * handling which disables all errors. | ||
| 652 | */ | ||
| 653 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g3 | ||
| 654 | andn %g3, ESTATE_ERR_CE, %g3 | ||
| 655 | stxa %g3, [%g0] ASI_ESTATE_ERROR_EN | ||
| 656 | membar #Sync | ||
| 657 | |||
| 658 | /* Preserve AFSR in %g4, indicate UDB state to capture in %g1 */ | ||
| 659 | ba,pt %xcc, __spitfire_cee_trap_continue | ||
| 660 | mov UDBE_CE, %g1 | ||
| 661 | |||
| 662 | .globl __spitfire_data_access_exception | ||
| 663 | .globl __spitfire_data_access_exception_tl1 | ||
| 664 | __spitfire_data_access_exception_tl1: | ||
| 665 | rdpr %pstate, %g4 | ||
| 666 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 667 | mov TLB_SFSR, %g3 | ||
| 668 | mov DMMU_SFAR, %g5 | ||
| 669 | ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR | ||
| 670 | ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR | ||
| 671 | stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit | ||
| 672 | membar #Sync | ||
| 673 | rdpr %tt, %g3 | ||
| 674 | cmp %g3, 0x80 ! first win spill/fill trap | ||
| 675 | blu,pn %xcc, 1f | ||
| 676 | cmp %g3, 0xff ! last win spill/fill trap | ||
| 677 | bgu,pn %xcc, 1f | ||
| 678 | nop | ||
| 679 | ba,pt %xcc, winfix_dax | ||
| 680 | rdpr %tpc, %g3 | ||
| 681 | 1: sethi %hi(109f), %g7 | ||
| 682 | ba,pt %xcc, etraptl1 | ||
| 683 | 109: or %g7, %lo(109b), %g7 | ||
| 684 | mov %l4, %o1 | ||
| 685 | mov %l5, %o2 | ||
| 686 | call spitfire_data_access_exception_tl1 | ||
| 687 | add %sp, PTREGS_OFF, %o0 | ||
| 688 | ba,pt %xcc, rtrap | ||
| 689 | nop | ||
| 690 | |||
| 691 | __spitfire_data_access_exception: | ||
| 692 | rdpr %pstate, %g4 | ||
| 693 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 694 | mov TLB_SFSR, %g3 | ||
| 695 | mov DMMU_SFAR, %g5 | ||
| 696 | ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR | ||
| 697 | ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR | ||
| 698 | stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit | ||
| 699 | membar #Sync | ||
| 700 | sethi %hi(109f), %g7 | ||
| 701 | ba,pt %xcc, etrap | ||
| 702 | 109: or %g7, %lo(109b), %g7 | ||
| 703 | mov %l4, %o1 | ||
| 704 | mov %l5, %o2 | ||
| 705 | call spitfire_data_access_exception | ||
| 706 | add %sp, PTREGS_OFF, %o0 | ||
| 707 | ba,pt %xcc, rtrap | ||
| 708 | nop | ||
| 709 | |||
| 710 | .globl __spitfire_insn_access_exception | ||
| 711 | .globl __spitfire_insn_access_exception_tl1 | ||
| 712 | __spitfire_insn_access_exception_tl1: | ||
| 713 | rdpr %pstate, %g4 | ||
| 714 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 715 | mov TLB_SFSR, %g3 | ||
| 716 | ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR | ||
| 717 | rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC | ||
| 718 | stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit | ||
| 719 | membar #Sync | ||
| 720 | sethi %hi(109f), %g7 | ||
| 721 | ba,pt %xcc, etraptl1 | ||
| 722 | 109: or %g7, %lo(109b), %g7 | ||
| 723 | mov %l4, %o1 | ||
| 724 | mov %l5, %o2 | ||
| 725 | call spitfire_insn_access_exception_tl1 | ||
| 726 | add %sp, PTREGS_OFF, %o0 | ||
| 727 | ba,pt %xcc, rtrap | ||
| 728 | nop | ||
| 729 | |||
| 730 | __spitfire_insn_access_exception: | ||
| 731 | rdpr %pstate, %g4 | ||
| 732 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 733 | mov TLB_SFSR, %g3 | ||
| 734 | ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR | ||
| 735 | rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC | ||
| 736 | stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit | ||
| 737 | membar #Sync | ||
| 738 | sethi %hi(109f), %g7 | ||
| 739 | ba,pt %xcc, etrap | ||
| 740 | 109: or %g7, %lo(109b), %g7 | ||
| 741 | mov %l4, %o1 | ||
| 742 | mov %l5, %o2 | ||
| 743 | call spitfire_insn_access_exception | ||
| 744 | add %sp, PTREGS_OFF, %o0 | ||
| 745 | ba,pt %xcc, rtrap | ||
| 746 | nop | ||
| 747 | |||
| 748 | /* These get patched into the trap table at boot time | ||
| 749 | * once we know we have a cheetah processor. | ||
| 750 | */ | ||
| 751 | .globl cheetah_fecc_trap_vector, cheetah_fecc_trap_vector_tl1 | ||
| 752 | cheetah_fecc_trap_vector: | ||
| 753 | membar #Sync | ||
| 754 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 755 | andn %g1, DCU_DC | DCU_IC, %g1 | ||
| 756 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 757 | membar #Sync | ||
| 758 | sethi %hi(cheetah_fast_ecc), %g2 | ||
| 759 | jmpl %g2 + %lo(cheetah_fast_ecc), %g0 | ||
| 760 | mov 0, %g1 | ||
| 761 | cheetah_fecc_trap_vector_tl1: | ||
| 762 | membar #Sync | ||
| 763 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 764 | andn %g1, DCU_DC | DCU_IC, %g1 | ||
| 765 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 766 | membar #Sync | ||
| 767 | sethi %hi(cheetah_fast_ecc), %g2 | ||
| 768 | jmpl %g2 + %lo(cheetah_fast_ecc), %g0 | ||
| 769 | mov 1, %g1 | ||
| 770 | .globl cheetah_cee_trap_vector, cheetah_cee_trap_vector_tl1 | ||
| 771 | cheetah_cee_trap_vector: | ||
| 772 | membar #Sync | ||
| 773 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 774 | andn %g1, DCU_IC, %g1 | ||
| 775 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 776 | membar #Sync | ||
| 777 | sethi %hi(cheetah_cee), %g2 | ||
| 778 | jmpl %g2 + %lo(cheetah_cee), %g0 | ||
| 779 | mov 0, %g1 | ||
| 780 | cheetah_cee_trap_vector_tl1: | ||
| 781 | membar #Sync | ||
| 782 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 783 | andn %g1, DCU_IC, %g1 | ||
| 784 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 785 | membar #Sync | ||
| 786 | sethi %hi(cheetah_cee), %g2 | ||
| 787 | jmpl %g2 + %lo(cheetah_cee), %g0 | ||
| 788 | mov 1, %g1 | ||
| 789 | .globl cheetah_deferred_trap_vector, cheetah_deferred_trap_vector_tl1 | ||
| 790 | cheetah_deferred_trap_vector: | ||
| 791 | membar #Sync | ||
| 792 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1; | ||
| 793 | andn %g1, DCU_DC | DCU_IC, %g1; | ||
| 794 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG; | ||
| 795 | membar #Sync; | ||
| 796 | sethi %hi(cheetah_deferred_trap), %g2 | ||
| 797 | jmpl %g2 + %lo(cheetah_deferred_trap), %g0 | ||
| 798 | mov 0, %g1 | ||
| 799 | cheetah_deferred_trap_vector_tl1: | ||
| 800 | membar #Sync; | ||
| 801 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1; | ||
| 802 | andn %g1, DCU_DC | DCU_IC, %g1; | ||
| 803 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG; | ||
| 804 | membar #Sync; | ||
| 805 | sethi %hi(cheetah_deferred_trap), %g2 | ||
| 806 | jmpl %g2 + %lo(cheetah_deferred_trap), %g0 | ||
| 807 | mov 1, %g1 | ||
| 808 | |||
| 809 | /* Cheetah+ specific traps. These are for the new I/D cache parity | ||
| 810 | * error traps. The first argument to cheetah_plus_parity_handler | ||
| 811 | * is encoded as follows: | ||
| 812 | * | ||
| 813 | * Bit0: 0=dcache,1=icache | ||
| 814 | * Bit1: 0=recoverable,1=unrecoverable | ||
| 815 | */ | ||
| 816 | .globl cheetah_plus_dcpe_trap_vector, cheetah_plus_dcpe_trap_vector_tl1 | ||
| 817 | cheetah_plus_dcpe_trap_vector: | ||
| 818 | membar #Sync | ||
| 819 | sethi %hi(do_cheetah_plus_data_parity), %g7 | ||
| 820 | jmpl %g7 + %lo(do_cheetah_plus_data_parity), %g0 | ||
| 821 | nop | ||
| 822 | nop | ||
| 823 | nop | ||
| 824 | nop | ||
| 825 | nop | ||
| 826 | |||
| 827 | do_cheetah_plus_data_parity: | ||
| 828 | rdpr %pil, %g2 | ||
| 829 | wrpr %g0, 15, %pil | ||
| 830 | ba,pt %xcc, etrap_irq | ||
| 831 | rd %pc, %g7 | ||
| 832 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 833 | call trace_hardirqs_off | ||
| 834 | nop | ||
| 835 | #endif | ||
| 836 | mov 0x0, %o0 | ||
| 837 | call cheetah_plus_parity_error | ||
| 838 | add %sp, PTREGS_OFF, %o1 | ||
| 839 | ba,a,pt %xcc, rtrap_irq | ||
| 840 | |||
| 841 | cheetah_plus_dcpe_trap_vector_tl1: | ||
| 842 | membar #Sync | ||
| 843 | wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate | ||
| 844 | sethi %hi(do_dcpe_tl1), %g3 | ||
| 845 | jmpl %g3 + %lo(do_dcpe_tl1), %g0 | ||
| 846 | nop | ||
| 847 | nop | ||
| 848 | nop | ||
| 849 | nop | ||
| 850 | |||
| 851 | .globl cheetah_plus_icpe_trap_vector, cheetah_plus_icpe_trap_vector_tl1 | ||
| 852 | cheetah_plus_icpe_trap_vector: | ||
| 853 | membar #Sync | ||
| 854 | sethi %hi(do_cheetah_plus_insn_parity), %g7 | ||
| 855 | jmpl %g7 + %lo(do_cheetah_plus_insn_parity), %g0 | ||
| 856 | nop | ||
| 857 | nop | ||
| 858 | nop | ||
| 859 | nop | ||
| 860 | nop | ||
| 861 | |||
| 862 | do_cheetah_plus_insn_parity: | ||
| 863 | rdpr %pil, %g2 | ||
| 864 | wrpr %g0, 15, %pil | ||
| 865 | ba,pt %xcc, etrap_irq | ||
| 866 | rd %pc, %g7 | ||
| 867 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 868 | call trace_hardirqs_off | ||
| 869 | nop | ||
| 870 | #endif | ||
| 871 | mov 0x1, %o0 | ||
| 872 | call cheetah_plus_parity_error | ||
| 873 | add %sp, PTREGS_OFF, %o1 | ||
| 874 | ba,a,pt %xcc, rtrap_irq | ||
| 875 | |||
| 876 | cheetah_plus_icpe_trap_vector_tl1: | ||
| 877 | membar #Sync | ||
| 878 | wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate | ||
| 879 | sethi %hi(do_icpe_tl1), %g3 | ||
| 880 | jmpl %g3 + %lo(do_icpe_tl1), %g0 | ||
| 881 | nop | ||
| 882 | nop | ||
| 883 | nop | ||
| 884 | nop | ||
| 885 | |||
| 886 | /* If we take one of these traps when tl >= 1, then we | ||
| 887 | * jump to interrupt globals. If some trap level above us | ||
| 888 | * was also using interrupt globals, we cannot recover. | ||
| 889 | * We may use all interrupt global registers except %g6. | ||
| 890 | */ | ||
| 891 | .globl do_dcpe_tl1, do_icpe_tl1 | ||
| 892 | do_dcpe_tl1: | ||
| 893 | rdpr %tl, %g1 ! Save original trap level | ||
| 894 | mov 1, %g2 ! Setup TSTATE checking loop | ||
| 895 | sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit | ||
| 896 | 1: wrpr %g2, %tl ! Set trap level to check | ||
| 897 | rdpr %tstate, %g4 ! Read TSTATE for this level | ||
| 898 | andcc %g4, %g3, %g0 ! Interrupt globals in use? | ||
| 899 | bne,a,pn %xcc, do_dcpe_tl1_fatal ! Yep, irrecoverable | ||
| 900 | wrpr %g1, %tl ! Restore original trap level | ||
| 901 | add %g2, 1, %g2 ! Next trap level | ||
| 902 | cmp %g2, %g1 ! Hit them all yet? | ||
| 903 | ble,pt %icc, 1b ! Not yet | ||
| 904 | nop | ||
| 905 | wrpr %g1, %tl ! Restore original trap level | ||
| 906 | do_dcpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */ | ||
| 907 | sethi %hi(dcache_parity_tl1_occurred), %g2 | ||
| 908 | lduw [%g2 + %lo(dcache_parity_tl1_occurred)], %g1 | ||
| 909 | add %g1, 1, %g1 | ||
| 910 | stw %g1, [%g2 + %lo(dcache_parity_tl1_occurred)] | ||
| 911 | /* Reset D-cache parity */ | ||
| 912 | sethi %hi(1 << 16), %g1 ! D-cache size | ||
| 913 | mov (1 << 5), %g2 ! D-cache line size | ||
| 914 | sub %g1, %g2, %g1 ! Move down 1 cacheline | ||
| 915 | 1: srl %g1, 14, %g3 ! Compute UTAG | ||
| 916 | membar #Sync | ||
| 917 | stxa %g3, [%g1] ASI_DCACHE_UTAG | ||
| 918 | membar #Sync | ||
| 919 | sub %g2, 8, %g3 ! 64-bit data word within line | ||
| 920 | 2: membar #Sync | ||
| 921 | stxa %g0, [%g1 + %g3] ASI_DCACHE_DATA | ||
| 922 | membar #Sync | ||
| 923 | subcc %g3, 8, %g3 ! Next 64-bit data word | ||
| 924 | bge,pt %icc, 2b | ||
| 925 | nop | ||
| 926 | subcc %g1, %g2, %g1 ! Next cacheline | ||
| 927 | bge,pt %icc, 1b | ||
| 928 | nop | ||
| 929 | ba,pt %xcc, dcpe_icpe_tl1_common | ||
| 930 | nop | ||
| 931 | |||
| 932 | do_dcpe_tl1_fatal: | ||
| 933 | sethi %hi(1f), %g7 | ||
| 934 | ba,pt %xcc, etraptl1 | ||
| 935 | 1: or %g7, %lo(1b), %g7 | ||
| 936 | mov 0x2, %o0 | ||
| 937 | call cheetah_plus_parity_error | ||
| 938 | add %sp, PTREGS_OFF, %o1 | ||
| 939 | ba,pt %xcc, rtrap | ||
| 940 | nop | ||
| 941 | |||
| 942 | do_icpe_tl1: | ||
| 943 | rdpr %tl, %g1 ! Save original trap level | ||
| 944 | mov 1, %g2 ! Setup TSTATE checking loop | ||
| 945 | sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit | ||
| 946 | 1: wrpr %g2, %tl ! Set trap level to check | ||
| 947 | rdpr %tstate, %g4 ! Read TSTATE for this level | ||
| 948 | andcc %g4, %g3, %g0 ! Interrupt globals in use? | ||
| 949 | bne,a,pn %xcc, do_icpe_tl1_fatal ! Yep, irrecoverable | ||
| 950 | wrpr %g1, %tl ! Restore original trap level | ||
| 951 | add %g2, 1, %g2 ! Next trap level | ||
| 952 | cmp %g2, %g1 ! Hit them all yet? | ||
| 953 | ble,pt %icc, 1b ! Not yet | ||
| 954 | nop | ||
| 955 | wrpr %g1, %tl ! Restore original trap level | ||
| 956 | do_icpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */ | ||
| 957 | sethi %hi(icache_parity_tl1_occurred), %g2 | ||
| 958 | lduw [%g2 + %lo(icache_parity_tl1_occurred)], %g1 | ||
| 959 | add %g1, 1, %g1 | ||
| 960 | stw %g1, [%g2 + %lo(icache_parity_tl1_occurred)] | ||
| 961 | /* Flush I-cache */ | ||
| 962 | sethi %hi(1 << 15), %g1 ! I-cache size | ||
| 963 | mov (1 << 5), %g2 ! I-cache line size | ||
| 964 | sub %g1, %g2, %g1 | ||
| 965 | 1: or %g1, (2 << 3), %g3 | ||
| 966 | stxa %g0, [%g3] ASI_IC_TAG | ||
| 967 | membar #Sync | ||
| 968 | subcc %g1, %g2, %g1 | ||
| 969 | bge,pt %icc, 1b | ||
| 970 | nop | ||
| 971 | ba,pt %xcc, dcpe_icpe_tl1_common | ||
| 972 | nop | ||
| 973 | |||
| 974 | do_icpe_tl1_fatal: | ||
| 975 | sethi %hi(1f), %g7 | ||
| 976 | ba,pt %xcc, etraptl1 | ||
| 977 | 1: or %g7, %lo(1b), %g7 | ||
| 978 | mov 0x3, %o0 | ||
| 979 | call cheetah_plus_parity_error | ||
| 980 | add %sp, PTREGS_OFF, %o1 | ||
| 981 | ba,pt %xcc, rtrap | ||
| 982 | nop | ||
| 983 | |||
| 984 | dcpe_icpe_tl1_common: | ||
| 985 | /* Flush D-cache, re-enable D/I caches in DCU and finally | ||
| 986 | * retry the trapping instruction. | ||
| 987 | */ | ||
| 988 | sethi %hi(1 << 16), %g1 ! D-cache size | ||
| 989 | mov (1 << 5), %g2 ! D-cache line size | ||
| 990 | sub %g1, %g2, %g1 | ||
| 991 | 1: stxa %g0, [%g1] ASI_DCACHE_TAG | ||
| 992 | membar #Sync | ||
| 993 | subcc %g1, %g2, %g1 | ||
| 994 | bge,pt %icc, 1b | ||
| 995 | nop | ||
| 996 | ldxa [%g0] ASI_DCU_CONTROL_REG, %g1 | ||
| 997 | or %g1, (DCU_DC | DCU_IC), %g1 | ||
| 998 | stxa %g1, [%g0] ASI_DCU_CONTROL_REG | ||
| 999 | membar #Sync | ||
| 1000 | retry | ||
| 1001 | |||
| 1002 | /* Capture I/D/E-cache state into per-cpu error scoreboard. | ||
| 1003 | * | ||
| 1004 | * %g1: (TL>=0) ? 1 : 0 | ||
| 1005 | * %g2: scratch | ||
| 1006 | * %g3: scratch | ||
| 1007 | * %g4: AFSR | ||
| 1008 | * %g5: AFAR | ||
| 1009 | * %g6: unused, will have current thread ptr after etrap | ||
| 1010 | * %g7: scratch | ||
| 1011 | */ | ||
| 1012 | __cheetah_log_error: | ||
| 1013 | /* Put "TL1" software bit into AFSR. */ | ||
| 1014 | and %g1, 0x1, %g1 | ||
| 1015 | sllx %g1, 63, %g2 | ||
| 1016 | or %g4, %g2, %g4 | ||
| 1017 | |||
| 1018 | /* Get log entry pointer for this cpu at this trap level. */ | ||
| 1019 | BRANCH_IF_JALAPENO(g2,g3,50f) | ||
| 1020 | ldxa [%g0] ASI_SAFARI_CONFIG, %g2 | ||
| 1021 | srlx %g2, 17, %g2 | ||
| 1022 | ba,pt %xcc, 60f | ||
| 1023 | and %g2, 0x3ff, %g2 | ||
| 1024 | |||
| 1025 | 50: ldxa [%g0] ASI_JBUS_CONFIG, %g2 | ||
| 1026 | srlx %g2, 17, %g2 | ||
| 1027 | and %g2, 0x1f, %g2 | ||
| 1028 | |||
| 1029 | 60: sllx %g2, 9, %g2 | ||
| 1030 | sethi %hi(cheetah_error_log), %g3 | ||
| 1031 | ldx [%g3 + %lo(cheetah_error_log)], %g3 | ||
| 1032 | brz,pn %g3, 80f | ||
| 1033 | nop | ||
| 1034 | |||
| 1035 | add %g3, %g2, %g3 | ||
| 1036 | sllx %g1, 8, %g1 | ||
| 1037 | add %g3, %g1, %g1 | ||
| 1038 | |||
| 1039 | /* %g1 holds pointer to the top of the logging scoreboard */ | ||
| 1040 | ldx [%g1 + 0x0], %g7 | ||
| 1041 | cmp %g7, -1 | ||
| 1042 | bne,pn %xcc, 80f | ||
| 1043 | nop | ||
| 1044 | |||
| 1045 | stx %g4, [%g1 + 0x0] | ||
| 1046 | stx %g5, [%g1 + 0x8] | ||
| 1047 | add %g1, 0x10, %g1 | ||
| 1048 | |||
| 1049 | /* %g1 now points to D-cache logging area */ | ||
| 1050 | set 0x3ff8, %g2 /* DC_addr mask */ | ||
| 1051 | and %g5, %g2, %g2 /* DC_addr bits of AFAR */ | ||
| 1052 | srlx %g5, 12, %g3 | ||
| 1053 | or %g3, 1, %g3 /* PHYS tag + valid */ | ||
| 1054 | |||
| 1055 | 10: ldxa [%g2] ASI_DCACHE_TAG, %g7 | ||
| 1056 | cmp %g3, %g7 /* TAG match? */ | ||
| 1057 | bne,pt %xcc, 13f | ||
| 1058 | nop | ||
| 1059 | |||
| 1060 | /* Yep, what we want, capture state. */ | ||
| 1061 | stx %g2, [%g1 + 0x20] | ||
| 1062 | stx %g7, [%g1 + 0x28] | ||
| 1063 | |||
| 1064 | /* A membar Sync is required before and after utag access. */ | ||
| 1065 | membar #Sync | ||
| 1066 | ldxa [%g2] ASI_DCACHE_UTAG, %g7 | ||
| 1067 | membar #Sync | ||
| 1068 | stx %g7, [%g1 + 0x30] | ||
| 1069 | ldxa [%g2] ASI_DCACHE_SNOOP_TAG, %g7 | ||
| 1070 | stx %g7, [%g1 + 0x38] | ||
| 1071 | clr %g3 | ||
| 1072 | |||
| 1073 | 12: ldxa [%g2 + %g3] ASI_DCACHE_DATA, %g7 | ||
| 1074 | stx %g7, [%g1] | ||
| 1075 | add %g3, (1 << 5), %g3 | ||
| 1076 | cmp %g3, (4 << 5) | ||
| 1077 | bl,pt %xcc, 12b | ||
| 1078 | add %g1, 0x8, %g1 | ||
| 1079 | |||
| 1080 | ba,pt %xcc, 20f | ||
| 1081 | add %g1, 0x20, %g1 | ||
| 1082 | |||
| 1083 | 13: sethi %hi(1 << 14), %g7 | ||
| 1084 | add %g2, %g7, %g2 | ||
| 1085 | srlx %g2, 14, %g7 | ||
| 1086 | cmp %g7, 4 | ||
| 1087 | bl,pt %xcc, 10b | ||
| 1088 | nop | ||
| 1089 | |||
| 1090 | add %g1, 0x40, %g1 | ||
| 1091 | |||
| 1092 | /* %g1 now points to I-cache logging area */ | ||
| 1093 | 20: set 0x1fe0, %g2 /* IC_addr mask */ | ||
| 1094 | and %g5, %g2, %g2 /* IC_addr bits of AFAR */ | ||
| 1095 | sllx %g2, 1, %g2 /* IC_addr[13:6]==VA[12:5] */ | ||
| 1096 | srlx %g5, (13 - 8), %g3 /* Make PTAG */ | ||
| 1097 | andn %g3, 0xff, %g3 /* Mask off undefined bits */ | ||
| 1098 | |||
| 1099 | 21: ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 1100 | andn %g7, 0xff, %g7 | ||
| 1101 | cmp %g3, %g7 | ||
| 1102 | bne,pt %xcc, 23f | ||
| 1103 | nop | ||
| 1104 | |||
| 1105 | /* Yep, what we want, capture state. */ | ||
| 1106 | stx %g2, [%g1 + 0x40] | ||
| 1107 | stx %g7, [%g1 + 0x48] | ||
| 1108 | add %g2, (1 << 3), %g2 | ||
| 1109 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 1110 | add %g2, (1 << 3), %g2 | ||
| 1111 | stx %g7, [%g1 + 0x50] | ||
| 1112 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 1113 | add %g2, (1 << 3), %g2 | ||
| 1114 | stx %g7, [%g1 + 0x60] | ||
| 1115 | ldxa [%g2] ASI_IC_TAG, %g7 | ||
| 1116 | stx %g7, [%g1 + 0x68] | ||
| 1117 | sub %g2, (3 << 3), %g2 | ||
| 1118 | ldxa [%g2] ASI_IC_STAG, %g7 | ||
| 1119 | stx %g7, [%g1 + 0x58] | ||
| 1120 | clr %g3 | ||
| 1121 | srlx %g2, 2, %g2 | ||
| 1122 | |||
| 1123 | 22: ldxa [%g2 + %g3] ASI_IC_INSTR, %g7 | ||
| 1124 | stx %g7, [%g1] | ||
| 1125 | add %g3, (1 << 3), %g3 | ||
| 1126 | cmp %g3, (8 << 3) | ||
| 1127 | bl,pt %xcc, 22b | ||
| 1128 | add %g1, 0x8, %g1 | ||
| 1129 | |||
| 1130 | ba,pt %xcc, 30f | ||
| 1131 | add %g1, 0x30, %g1 | ||
| 1132 | |||
| 1133 | 23: sethi %hi(1 << 14), %g7 | ||
| 1134 | add %g2, %g7, %g2 | ||
| 1135 | srlx %g2, 14, %g7 | ||
| 1136 | cmp %g7, 4 | ||
| 1137 | bl,pt %xcc, 21b | ||
| 1138 | nop | ||
| 1139 | |||
| 1140 | add %g1, 0x70, %g1 | ||
| 1141 | |||
| 1142 | /* %g1 now points to E-cache logging area */ | ||
| 1143 | 30: andn %g5, (32 - 1), %g2 | ||
| 1144 | stx %g2, [%g1 + 0x20] | ||
| 1145 | ldxa [%g2] ASI_EC_TAG_DATA, %g7 | ||
| 1146 | stx %g7, [%g1 + 0x28] | ||
| 1147 | ldxa [%g2] ASI_EC_R, %g0 | ||
| 1148 | clr %g3 | ||
| 1149 | |||
| 1150 | 31: ldxa [%g3] ASI_EC_DATA, %g7 | ||
| 1151 | stx %g7, [%g1 + %g3] | ||
| 1152 | add %g3, 0x8, %g3 | ||
| 1153 | cmp %g3, 0x20 | ||
| 1154 | |||
| 1155 | bl,pt %xcc, 31b | ||
| 1156 | nop | ||
| 1157 | 80: | ||
| 1158 | rdpr %tt, %g2 | ||
| 1159 | cmp %g2, 0x70 | ||
| 1160 | be c_fast_ecc | ||
| 1161 | cmp %g2, 0x63 | ||
| 1162 | be c_cee | ||
| 1163 | nop | ||
| 1164 | ba,pt %xcc, c_deferred | ||
| 1165 | |||
| 1166 | /* Cheetah FECC trap handling, we get here from tl{0,1}_fecc | ||
| 1167 | * in the trap table. That code has done a memory barrier | ||
| 1168 | * and has disabled both the I-cache and D-cache in the DCU | ||
| 1169 | * control register. The I-cache is disabled so that we may | ||
| 1170 | * capture the corrupted cache line, and the D-cache is disabled | ||
| 1171 | * because corrupt data may have been placed there and we don't | ||
| 1172 | * want to reference it. | ||
| 1173 | * | ||
| 1174 | * %g1 is one if this trap occurred at %tl >= 1. | ||
| 1175 | * | ||
| 1176 | * Next, we turn off error reporting so that we don't recurse. | ||
| 1177 | */ | ||
| 1178 | .globl cheetah_fast_ecc | ||
| 1179 | cheetah_fast_ecc: | ||
| 1180 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 1181 | andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2 | ||
| 1182 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 1183 | membar #Sync | ||
| 1184 | |||
| 1185 | /* Fetch and clear AFSR/AFAR */ | ||
| 1186 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 1187 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 1188 | stxa %g4, [%g0] ASI_AFSR | ||
| 1189 | membar #Sync | ||
| 1190 | |||
| 1191 | ba,pt %xcc, __cheetah_log_error | ||
| 1192 | nop | ||
| 1193 | |||
| 1194 | c_fast_ecc: | ||
| 1195 | rdpr %pil, %g2 | ||
| 1196 | wrpr %g0, 15, %pil | ||
| 1197 | ba,pt %xcc, etrap_irq | ||
| 1198 | rd %pc, %g7 | ||
| 1199 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 1200 | call trace_hardirqs_off | ||
| 1201 | nop | ||
| 1202 | #endif | ||
| 1203 | mov %l4, %o1 | ||
| 1204 | mov %l5, %o2 | ||
| 1205 | call cheetah_fecc_handler | ||
| 1206 | add %sp, PTREGS_OFF, %o0 | ||
| 1207 | ba,a,pt %xcc, rtrap_irq | ||
| 1208 | |||
| 1209 | /* Our caller has disabled I-cache and performed membar Sync. */ | ||
| 1210 | .globl cheetah_cee | ||
| 1211 | cheetah_cee: | ||
| 1212 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 1213 | andn %g2, ESTATE_ERROR_CEEN, %g2 | ||
| 1214 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 1215 | membar #Sync | ||
| 1216 | |||
| 1217 | /* Fetch and clear AFSR/AFAR */ | ||
| 1218 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 1219 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 1220 | stxa %g4, [%g0] ASI_AFSR | ||
| 1221 | membar #Sync | ||
| 1222 | |||
| 1223 | ba,pt %xcc, __cheetah_log_error | ||
| 1224 | nop | ||
| 1225 | |||
| 1226 | c_cee: | ||
| 1227 | rdpr %pil, %g2 | ||
| 1228 | wrpr %g0, 15, %pil | ||
| 1229 | ba,pt %xcc, etrap_irq | ||
| 1230 | rd %pc, %g7 | ||
| 1231 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 1232 | call trace_hardirqs_off | ||
| 1233 | nop | ||
| 1234 | #endif | ||
| 1235 | mov %l4, %o1 | ||
| 1236 | mov %l5, %o2 | ||
| 1237 | call cheetah_cee_handler | ||
| 1238 | add %sp, PTREGS_OFF, %o0 | ||
| 1239 | ba,a,pt %xcc, rtrap_irq | ||
| 1240 | |||
| 1241 | /* Our caller has disabled I-cache+D-cache and performed membar Sync. */ | ||
| 1242 | .globl cheetah_deferred_trap | ||
| 1243 | cheetah_deferred_trap: | ||
| 1244 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2 | ||
| 1245 | andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2 | ||
| 1246 | stxa %g2, [%g0] ASI_ESTATE_ERROR_EN | ||
| 1247 | membar #Sync | ||
| 1248 | |||
| 1249 | /* Fetch and clear AFSR/AFAR */ | ||
| 1250 | ldxa [%g0] ASI_AFSR, %g4 | ||
| 1251 | ldxa [%g0] ASI_AFAR, %g5 | ||
| 1252 | stxa %g4, [%g0] ASI_AFSR | ||
| 1253 | membar #Sync | ||
| 1254 | |||
| 1255 | ba,pt %xcc, __cheetah_log_error | ||
| 1256 | nop | ||
| 1257 | |||
| 1258 | c_deferred: | ||
| 1259 | rdpr %pil, %g2 | ||
| 1260 | wrpr %g0, 15, %pil | ||
| 1261 | ba,pt %xcc, etrap_irq | ||
| 1262 | rd %pc, %g7 | ||
| 1263 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 1264 | call trace_hardirqs_off | ||
| 1265 | nop | ||
| 1266 | #endif | ||
| 1267 | mov %l4, %o1 | ||
| 1268 | mov %l5, %o2 | ||
| 1269 | call cheetah_deferred_handler | ||
| 1270 | add %sp, PTREGS_OFF, %o0 | ||
| 1271 | ba,a,pt %xcc, rtrap_irq | ||
| 1272 | |||
| 1273 | .globl __do_privact | ||
| 1274 | __do_privact: | ||
| 1275 | mov TLB_SFSR, %g3 | ||
| 1276 | stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit | ||
| 1277 | membar #Sync | ||
| 1278 | sethi %hi(109f), %g7 | ||
| 1279 | ba,pt %xcc, etrap | ||
| 1280 | 109: or %g7, %lo(109b), %g7 | ||
| 1281 | call do_privact | ||
| 1282 | add %sp, PTREGS_OFF, %o0 | ||
| 1283 | ba,pt %xcc, rtrap | ||
| 1284 | nop | ||
| 1285 | |||
| 1286 | .globl do_mna | ||
| 1287 | do_mna: | ||
| 1288 | rdpr %tl, %g3 | ||
| 1289 | cmp %g3, 1 | ||
| 1290 | |||
| 1291 | /* Setup %g4/%g5 now as they are used in the | ||
| 1292 | * winfixup code. | ||
| 1293 | */ | ||
| 1294 | mov TLB_SFSR, %g3 | ||
| 1295 | mov DMMU_SFAR, %g4 | ||
| 1296 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 1297 | ldxa [%g3] ASI_DMMU, %g5 | ||
| 1298 | stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit | ||
| 1299 | membar #Sync | ||
| 1300 | bgu,pn %icc, winfix_mna | ||
| 1301 | rdpr %tpc, %g3 | ||
| 1302 | |||
| 1303 | 1: sethi %hi(109f), %g7 | ||
| 1304 | ba,pt %xcc, etrap | ||
| 1305 | 109: or %g7, %lo(109b), %g7 | ||
| 1306 | mov %l4, %o1 | ||
| 1307 | mov %l5, %o2 | ||
| 1308 | call mem_address_unaligned | ||
| 1309 | add %sp, PTREGS_OFF, %o0 | ||
| 1310 | ba,pt %xcc, rtrap | ||
| 1311 | nop | ||
| 1312 | |||
| 1313 | .globl do_lddfmna | ||
| 1314 | do_lddfmna: | ||
| 1315 | sethi %hi(109f), %g7 | ||
| 1316 | mov TLB_SFSR, %g4 | ||
| 1317 | ldxa [%g4] ASI_DMMU, %g5 | ||
| 1318 | stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit | ||
| 1319 | membar #Sync | ||
| 1320 | mov DMMU_SFAR, %g4 | ||
| 1321 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 1322 | ba,pt %xcc, etrap | ||
| 1323 | 109: or %g7, %lo(109b), %g7 | ||
| 1324 | mov %l4, %o1 | ||
| 1325 | mov %l5, %o2 | ||
| 1326 | call handle_lddfmna | ||
| 1327 | add %sp, PTREGS_OFF, %o0 | ||
| 1328 | ba,pt %xcc, rtrap | ||
| 1329 | nop | ||
| 1330 | |||
| 1331 | .globl do_stdfmna | ||
| 1332 | do_stdfmna: | ||
| 1333 | sethi %hi(109f), %g7 | ||
| 1334 | mov TLB_SFSR, %g4 | ||
| 1335 | ldxa [%g4] ASI_DMMU, %g5 | ||
| 1336 | stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit | ||
| 1337 | membar #Sync | ||
| 1338 | mov DMMU_SFAR, %g4 | ||
| 1339 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 1340 | ba,pt %xcc, etrap | ||
| 1341 | 109: or %g7, %lo(109b), %g7 | ||
| 1342 | mov %l4, %o1 | ||
| 1343 | mov %l5, %o2 | ||
| 1344 | call handle_stdfmna | ||
| 1345 | add %sp, PTREGS_OFF, %o0 | ||
| 1346 | ba,pt %xcc, rtrap | ||
| 1347 | nop | ||
| 1348 | |||
| 1349 | .globl breakpoint_trap | ||
| 1350 | breakpoint_trap: | ||
| 1351 | call sparc_breakpoint | ||
| 1352 | add %sp, PTREGS_OFF, %o0 | ||
| 1353 | ba,pt %xcc, rtrap | ||
| 1354 | nop | ||
| 1355 | |||
| 1356 | /* SunOS's execv() call only specifies the argv argument, the | ||
| 1357 | * environment settings are the same as the calling processes. | ||
| 1358 | */ | ||
| 1359 | .globl sunos_execv | ||
| 1360 | sys_execve: | ||
| 1361 | sethi %hi(sparc_execve), %g1 | ||
| 1362 | ba,pt %xcc, execve_merge | ||
| 1363 | or %g1, %lo(sparc_execve), %g1 | ||
| 1364 | #ifdef CONFIG_COMPAT | ||
| 1365 | .globl sys_execve | ||
| 1366 | sunos_execv: | ||
| 1367 | stx %g0, [%sp + PTREGS_OFF + PT_V9_I2] | ||
| 1368 | .globl sys32_execve | ||
| 1369 | sys32_execve: | ||
| 1370 | sethi %hi(sparc32_execve), %g1 | ||
| 1371 | or %g1, %lo(sparc32_execve), %g1 | ||
| 1372 | #endif | ||
| 1373 | execve_merge: | ||
| 1374 | flushw | ||
| 1375 | jmpl %g1, %g0 | ||
| 1376 | add %sp, PTREGS_OFF, %o0 | ||
| 1377 | |||
| 1378 | .globl sys_pipe, sys_sigpause, sys_nis_syscall | ||
| 1379 | .globl sys_rt_sigreturn | ||
| 1380 | .globl sys_ptrace | ||
| 1381 | .globl sys_sigaltstack | ||
| 1382 | .align 32 | ||
| 1383 | sys_pipe: ba,pt %xcc, sparc_pipe | ||
| 1384 | add %sp, PTREGS_OFF, %o0 | ||
| 1385 | sys_nis_syscall:ba,pt %xcc, c_sys_nis_syscall | ||
| 1386 | add %sp, PTREGS_OFF, %o0 | ||
| 1387 | sys_memory_ordering: | ||
| 1388 | ba,pt %xcc, sparc_memory_ordering | ||
| 1389 | add %sp, PTREGS_OFF, %o1 | ||
| 1390 | sys_sigaltstack:ba,pt %xcc, do_sigaltstack | ||
| 1391 | add %i6, STACK_BIAS, %o2 | ||
| 1392 | #ifdef CONFIG_COMPAT | ||
| 1393 | .globl sys32_sigstack | ||
| 1394 | sys32_sigstack: ba,pt %xcc, do_sys32_sigstack | ||
| 1395 | mov %i6, %o2 | ||
| 1396 | .globl sys32_sigaltstack | ||
| 1397 | sys32_sigaltstack: | ||
| 1398 | ba,pt %xcc, do_sys32_sigaltstack | ||
| 1399 | mov %i6, %o2 | ||
| 1400 | #endif | ||
| 1401 | .align 32 | ||
| 1402 | #ifdef CONFIG_COMPAT | ||
| 1403 | .globl sys32_sigreturn | ||
| 1404 | sys32_sigreturn: | ||
| 1405 | add %sp, PTREGS_OFF, %o0 | ||
| 1406 | call do_sigreturn32 | ||
| 1407 | add %o7, 1f-.-4, %o7 | ||
| 1408 | nop | ||
| 1409 | #endif | ||
| 1410 | sys_rt_sigreturn: | ||
| 1411 | add %sp, PTREGS_OFF, %o0 | ||
| 1412 | call do_rt_sigreturn | ||
| 1413 | add %o7, 1f-.-4, %o7 | ||
| 1414 | nop | ||
| 1415 | #ifdef CONFIG_COMPAT | ||
| 1416 | .globl sys32_rt_sigreturn | ||
| 1417 | sys32_rt_sigreturn: | ||
| 1418 | add %sp, PTREGS_OFF, %o0 | ||
| 1419 | call do_rt_sigreturn32 | ||
| 1420 | add %o7, 1f-.-4, %o7 | ||
| 1421 | nop | ||
| 1422 | #endif | ||
| 1423 | .align 32 | ||
| 1424 | 1: ldx [%curptr + TI_FLAGS], %l5 | ||
| 1425 | andcc %l5, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 1426 | be,pt %icc, rtrap | ||
| 1427 | nop | ||
| 1428 | add %sp, PTREGS_OFF, %o0 | ||
| 1429 | call syscall_trace | ||
| 1430 | mov 1, %o1 | ||
| 1431 | |||
| 1432 | ba,pt %xcc, rtrap | ||
| 1433 | nop | ||
| 1434 | |||
| 1435 | /* This is how fork() was meant to be done, 8 instruction entry. | ||
| 1436 | * | ||
| 1437 | * I questioned the following code briefly, let me clear things | ||
| 1438 | * up so you must not reason on it like I did. | ||
| 1439 | * | ||
| 1440 | * Know the fork_kpsr etc. we use in the sparc32 port? We don't | ||
| 1441 | * need it here because the only piece of window state we copy to | ||
| 1442 | * the child is the CWP register. Even if the parent sleeps, | ||
| 1443 | * we are safe because we stuck it into pt_regs of the parent | ||
| 1444 | * so it will not change. | ||
| 1445 | * | ||
| 1446 | * XXX This raises the question, whether we can do the same on | ||
| 1447 | * XXX sparc32 to get rid of fork_kpsr _and_ fork_kwim. The | ||
| 1448 | * XXX answer is yes. We stick fork_kpsr in UREG_G0 and | ||
| 1449 | * XXX fork_kwim in UREG_G1 (global registers are considered | ||
| 1450 | * XXX volatile across a system call in the sparc ABI I think | ||
| 1451 | * XXX if it isn't we can use regs->y instead, anyone who depends | ||
| 1452 | * XXX upon the Y register being preserved across a fork deserves | ||
| 1453 | * XXX to lose). | ||
| 1454 | * | ||
| 1455 | * In fact we should take advantage of that fact for other things | ||
| 1456 | * during system calls... | ||
| 1457 | */ | ||
| 1458 | .globl sys_fork, sys_vfork, sys_clone, sparc_exit | ||
| 1459 | .globl ret_from_syscall | ||
| 1460 | .align 32 | ||
| 1461 | sys_vfork: /* Under Linux, vfork and fork are just special cases of clone. */ | ||
| 1462 | sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0 | ||
| 1463 | or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0 | ||
| 1464 | ba,pt %xcc, sys_clone | ||
| 1465 | sys_fork: clr %o1 | ||
| 1466 | mov SIGCHLD, %o0 | ||
| 1467 | sys_clone: flushw | ||
| 1468 | movrz %o1, %fp, %o1 | ||
| 1469 | mov 0, %o3 | ||
| 1470 | ba,pt %xcc, sparc_do_fork | ||
| 1471 | add %sp, PTREGS_OFF, %o2 | ||
| 1472 | ret_from_syscall: | ||
| 1473 | /* Clear current_thread_info()->new_child, and | ||
| 1474 | * check performance counter stuff too. | ||
| 1475 | */ | ||
| 1476 | stb %g0, [%g6 + TI_NEW_CHILD] | ||
| 1477 | ldx [%g6 + TI_FLAGS], %l0 | ||
| 1478 | call schedule_tail | ||
| 1479 | mov %g7, %o0 | ||
| 1480 | andcc %l0, _TIF_PERFCTR, %g0 | ||
| 1481 | be,pt %icc, 1f | ||
| 1482 | nop | ||
| 1483 | ldx [%g6 + TI_PCR], %o7 | ||
| 1484 | wr %g0, %o7, %pcr | ||
| 1485 | |||
| 1486 | /* Blackbird errata workaround. See commentary in | ||
| 1487 | * smp.c:smp_percpu_timer_interrupt() for more | ||
| 1488 | * information. | ||
| 1489 | */ | ||
| 1490 | ba,pt %xcc, 99f | ||
| 1491 | nop | ||
| 1492 | .align 64 | ||
| 1493 | 99: wr %g0, %g0, %pic | ||
| 1494 | rd %pic, %g0 | ||
| 1495 | |||
| 1496 | 1: b,pt %xcc, ret_sys_call | ||
| 1497 | ldx [%sp + PTREGS_OFF + PT_V9_I0], %o0 | ||
| 1498 | sparc_exit: rdpr %pstate, %g2 | ||
| 1499 | wrpr %g2, PSTATE_IE, %pstate | ||
| 1500 | rdpr %otherwin, %g1 | ||
| 1501 | rdpr %cansave, %g3 | ||
| 1502 | add %g3, %g1, %g3 | ||
| 1503 | wrpr %g3, 0x0, %cansave | ||
| 1504 | wrpr %g0, 0x0, %otherwin | ||
| 1505 | wrpr %g2, 0x0, %pstate | ||
| 1506 | ba,pt %xcc, sys_exit | ||
| 1507 | stb %g0, [%g6 + TI_WSAVED] | ||
| 1508 | |||
| 1509 | linux_sparc_ni_syscall: | ||
| 1510 | sethi %hi(sys_ni_syscall), %l7 | ||
| 1511 | b,pt %xcc, 4f | ||
| 1512 | or %l7, %lo(sys_ni_syscall), %l7 | ||
| 1513 | |||
| 1514 | linux_syscall_trace32: | ||
| 1515 | add %sp, PTREGS_OFF, %o0 | ||
| 1516 | call syscall_trace | ||
| 1517 | clr %o1 | ||
| 1518 | srl %i0, 0, %o0 | ||
| 1519 | srl %i4, 0, %o4 | ||
| 1520 | srl %i1, 0, %o1 | ||
| 1521 | srl %i2, 0, %o2 | ||
| 1522 | b,pt %xcc, 2f | ||
| 1523 | srl %i3, 0, %o3 | ||
| 1524 | |||
| 1525 | linux_syscall_trace: | ||
| 1526 | add %sp, PTREGS_OFF, %o0 | ||
| 1527 | call syscall_trace | ||
| 1528 | clr %o1 | ||
| 1529 | mov %i0, %o0 | ||
| 1530 | mov %i1, %o1 | ||
| 1531 | mov %i2, %o2 | ||
| 1532 | mov %i3, %o3 | ||
| 1533 | b,pt %xcc, 2f | ||
| 1534 | mov %i4, %o4 | ||
| 1535 | |||
| 1536 | |||
| 1537 | /* Linux 32-bit system calls enter here... */ | ||
| 1538 | .align 32 | ||
| 1539 | .globl linux_sparc_syscall32 | ||
| 1540 | linux_sparc_syscall32: | ||
| 1541 | /* Direct access to user regs, much faster. */ | ||
| 1542 | cmp %g1, NR_SYSCALLS ! IEU1 Group | ||
| 1543 | bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI | ||
| 1544 | srl %i0, 0, %o0 ! IEU0 | ||
| 1545 | sll %g1, 2, %l4 ! IEU0 Group | ||
| 1546 | srl %i4, 0, %o4 ! IEU1 | ||
| 1547 | lduw [%l7 + %l4], %l7 ! Load | ||
| 1548 | srl %i1, 0, %o1 ! IEU0 Group | ||
| 1549 | ldx [%curptr + TI_FLAGS], %l0 ! Load | ||
| 1550 | |||
| 1551 | srl %i5, 0, %o5 ! IEU1 | ||
| 1552 | srl %i2, 0, %o2 ! IEU0 Group | ||
| 1553 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 1554 | bne,pn %icc, linux_syscall_trace32 ! CTI | ||
| 1555 | mov %i0, %l5 ! IEU1 | ||
| 1556 | call %l7 ! CTI Group brk forced | ||
| 1557 | srl %i3, 0, %o3 ! IEU0 | ||
| 1558 | ba,a,pt %xcc, 3f | ||
| 1559 | |||
| 1560 | /* Linux native system calls enter here... */ | ||
| 1561 | .align 32 | ||
| 1562 | .globl linux_sparc_syscall | ||
| 1563 | linux_sparc_syscall: | ||
| 1564 | /* Direct access to user regs, much faster. */ | ||
| 1565 | cmp %g1, NR_SYSCALLS ! IEU1 Group | ||
| 1566 | bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI | ||
| 1567 | mov %i0, %o0 ! IEU0 | ||
| 1568 | sll %g1, 2, %l4 ! IEU0 Group | ||
| 1569 | mov %i1, %o1 ! IEU1 | ||
| 1570 | lduw [%l7 + %l4], %l7 ! Load | ||
| 1571 | 4: mov %i2, %o2 ! IEU0 Group | ||
| 1572 | ldx [%curptr + TI_FLAGS], %l0 ! Load | ||
| 1573 | |||
| 1574 | mov %i3, %o3 ! IEU1 | ||
| 1575 | mov %i4, %o4 ! IEU0 Group | ||
| 1576 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 1577 | bne,pn %icc, linux_syscall_trace ! CTI Group | ||
| 1578 | mov %i0, %l5 ! IEU0 | ||
| 1579 | 2: call %l7 ! CTI Group brk forced | ||
| 1580 | mov %i5, %o5 ! IEU0 | ||
| 1581 | nop | ||
| 1582 | |||
| 1583 | 3: stx %o0, [%sp + PTREGS_OFF + PT_V9_I0] | ||
| 1584 | ret_sys_call: | ||
| 1585 | ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %g3 | ||
| 1586 | ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %l1 ! pc = npc | ||
| 1587 | sra %o0, 0, %o0 | ||
| 1588 | mov %ulo(TSTATE_XCARRY | TSTATE_ICARRY), %g2 | ||
| 1589 | sllx %g2, 32, %g2 | ||
| 1590 | |||
| 1591 | /* Check if force_successful_syscall_return() | ||
| 1592 | * was invoked. | ||
| 1593 | */ | ||
| 1594 | ldub [%curptr + TI_SYS_NOERROR], %l2 | ||
| 1595 | brnz,a,pn %l2, 80f | ||
| 1596 | stb %g0, [%curptr + TI_SYS_NOERROR] | ||
| 1597 | |||
| 1598 | cmp %o0, -ERESTART_RESTARTBLOCK | ||
| 1599 | bgeu,pn %xcc, 1f | ||
| 1600 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6 | ||
| 1601 | 80: | ||
| 1602 | /* System call success, clear Carry condition code. */ | ||
| 1603 | andn %g3, %g2, %g3 | ||
| 1604 | stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE] | ||
| 1605 | bne,pn %icc, linux_syscall_trace2 | ||
| 1606 | add %l1, 0x4, %l2 ! npc = npc+4 | ||
| 1607 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 1608 | ba,pt %xcc, rtrap | ||
| 1609 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
| 1610 | |||
| 1611 | 1: | ||
| 1612 | /* System call failure, set Carry condition code. | ||
| 1613 | * Also, get abs(errno) to return to the process. | ||
| 1614 | */ | ||
| 1615 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6 | ||
| 1616 | sub %g0, %o0, %o0 | ||
| 1617 | or %g3, %g2, %g3 | ||
| 1618 | stx %o0, [%sp + PTREGS_OFF + PT_V9_I0] | ||
| 1619 | stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE] | ||
| 1620 | bne,pn %icc, linux_syscall_trace2 | ||
| 1621 | add %l1, 0x4, %l2 ! npc = npc+4 | ||
| 1622 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 1623 | |||
| 1624 | b,pt %xcc, rtrap | ||
| 1625 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
| 1626 | linux_syscall_trace2: | ||
| 1627 | add %sp, PTREGS_OFF, %o0 | ||
| 1628 | call syscall_trace | ||
| 1629 | mov 1, %o1 | ||
| 1630 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 1631 | ba,pt %xcc, rtrap | ||
| 1632 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
| 1633 | |||
| 1634 | .align 32 | ||
| 1635 | .globl __flushw_user | ||
| 1636 | __flushw_user: | ||
| 1637 | rdpr %otherwin, %g1 | ||
| 1638 | brz,pn %g1, 2f | ||
| 1639 | clr %g2 | ||
| 1640 | 1: save %sp, -128, %sp | ||
| 1641 | rdpr %otherwin, %g1 | ||
| 1642 | brnz,pt %g1, 1b | ||
| 1643 | add %g2, 1, %g2 | ||
| 1644 | 1: sub %g2, 1, %g2 | ||
| 1645 | brnz,pt %g2, 1b | ||
| 1646 | restore %g0, %g0, %g0 | ||
| 1647 | 2: retl | ||
| 1648 | nop | ||
| 1649 | |||
| 1650 | /* Flush %fp and %i7 to the stack for all register | ||
| 1651 | * windows active inside of the cpu. This allows | ||
| 1652 | * show_stack_trace() to avoid using an expensive | ||
| 1653 | * 'flushw'. | ||
| 1654 | */ | ||
| 1655 | .globl stack_trace_flush | ||
| 1656 | .type stack_trace_flush,#function | ||
| 1657 | stack_trace_flush: | ||
| 1658 | rdpr %pstate, %o0 | ||
| 1659 | wrpr %o0, PSTATE_IE, %pstate | ||
| 1660 | |||
| 1661 | rdpr %cwp, %g1 | ||
| 1662 | rdpr %canrestore, %g2 | ||
| 1663 | sub %g1, 1, %g3 | ||
| 1664 | |||
| 1665 | 1: brz,pn %g2, 2f | ||
| 1666 | sub %g2, 1, %g2 | ||
| 1667 | wrpr %g3, %cwp | ||
| 1668 | stx %fp, [%sp + STACK_BIAS + RW_V9_I6] | ||
| 1669 | stx %i7, [%sp + STACK_BIAS + RW_V9_I7] | ||
| 1670 | ba,pt %xcc, 1b | ||
| 1671 | sub %g3, 1, %g3 | ||
| 1672 | |||
| 1673 | 2: wrpr %g1, %cwp | ||
| 1674 | wrpr %o0, %pstate | ||
| 1675 | |||
| 1676 | retl | ||
| 1677 | nop | ||
| 1678 | .size stack_trace_flush,.-stack_trace_flush | ||
| 1679 | |||
| 1680 | #ifdef CONFIG_SMP | ||
| 1681 | .globl hard_smp_processor_id | ||
| 1682 | hard_smp_processor_id: | ||
| 1683 | #endif | ||
| 1684 | .globl real_hard_smp_processor_id | ||
| 1685 | real_hard_smp_processor_id: | ||
| 1686 | __GET_CPUID(%o0) | ||
| 1687 | retl | ||
| 1688 | nop | ||
| 1689 | |||
| 1690 | /* %o0: devhandle | ||
| 1691 | * %o1: devino | ||
| 1692 | * | ||
| 1693 | * returns %o0: sysino | ||
| 1694 | */ | ||
| 1695 | .globl sun4v_devino_to_sysino | ||
| 1696 | .type sun4v_devino_to_sysino,#function | ||
| 1697 | sun4v_devino_to_sysino: | ||
| 1698 | mov HV_FAST_INTR_DEVINO2SYSINO, %o5 | ||
| 1699 | ta HV_FAST_TRAP | ||
| 1700 | retl | ||
| 1701 | mov %o1, %o0 | ||
| 1702 | .size sun4v_devino_to_sysino, .-sun4v_devino_to_sysino | ||
| 1703 | |||
| 1704 | /* %o0: sysino | ||
| 1705 | * | ||
| 1706 | * returns %o0: intr_enabled (HV_INTR_{DISABLED,ENABLED}) | ||
| 1707 | */ | ||
| 1708 | .globl sun4v_intr_getenabled | ||
| 1709 | .type sun4v_intr_getenabled,#function | ||
| 1710 | sun4v_intr_getenabled: | ||
| 1711 | mov HV_FAST_INTR_GETENABLED, %o5 | ||
| 1712 | ta HV_FAST_TRAP | ||
| 1713 | retl | ||
| 1714 | mov %o1, %o0 | ||
| 1715 | .size sun4v_intr_getenabled, .-sun4v_intr_getenabled | ||
| 1716 | |||
| 1717 | /* %o0: sysino | ||
| 1718 | * %o1: intr_enabled (HV_INTR_{DISABLED,ENABLED}) | ||
| 1719 | */ | ||
| 1720 | .globl sun4v_intr_setenabled | ||
| 1721 | .type sun4v_intr_setenabled,#function | ||
| 1722 | sun4v_intr_setenabled: | ||
| 1723 | mov HV_FAST_INTR_SETENABLED, %o5 | ||
| 1724 | ta HV_FAST_TRAP | ||
| 1725 | retl | ||
| 1726 | nop | ||
| 1727 | .size sun4v_intr_setenabled, .-sun4v_intr_setenabled | ||
| 1728 | |||
| 1729 | /* %o0: sysino | ||
| 1730 | * | ||
| 1731 | * returns %o0: intr_state (HV_INTR_STATE_*) | ||
| 1732 | */ | ||
| 1733 | .globl sun4v_intr_getstate | ||
| 1734 | .type sun4v_intr_getstate,#function | ||
| 1735 | sun4v_intr_getstate: | ||
| 1736 | mov HV_FAST_INTR_GETSTATE, %o5 | ||
| 1737 | ta HV_FAST_TRAP | ||
| 1738 | retl | ||
| 1739 | mov %o1, %o0 | ||
| 1740 | .size sun4v_intr_getstate, .-sun4v_intr_getstate | ||
| 1741 | |||
| 1742 | /* %o0: sysino | ||
| 1743 | * %o1: intr_state (HV_INTR_STATE_*) | ||
| 1744 | */ | ||
| 1745 | .globl sun4v_intr_setstate | ||
| 1746 | .type sun4v_intr_setstate,#function | ||
| 1747 | sun4v_intr_setstate: | ||
| 1748 | mov HV_FAST_INTR_SETSTATE, %o5 | ||
| 1749 | ta HV_FAST_TRAP | ||
| 1750 | retl | ||
| 1751 | nop | ||
| 1752 | .size sun4v_intr_setstate, .-sun4v_intr_setstate | ||
| 1753 | |||
| 1754 | /* %o0: sysino | ||
| 1755 | * | ||
| 1756 | * returns %o0: cpuid | ||
| 1757 | */ | ||
| 1758 | .globl sun4v_intr_gettarget | ||
| 1759 | .type sun4v_intr_gettarget,#function | ||
| 1760 | sun4v_intr_gettarget: | ||
| 1761 | mov HV_FAST_INTR_GETTARGET, %o5 | ||
| 1762 | ta HV_FAST_TRAP | ||
| 1763 | retl | ||
| 1764 | mov %o1, %o0 | ||
| 1765 | .size sun4v_intr_gettarget, .-sun4v_intr_gettarget | ||
| 1766 | |||
| 1767 | /* %o0: sysino | ||
| 1768 | * %o1: cpuid | ||
| 1769 | */ | ||
| 1770 | .globl sun4v_intr_settarget | ||
| 1771 | .type sun4v_intr_settarget,#function | ||
| 1772 | sun4v_intr_settarget: | ||
| 1773 | mov HV_FAST_INTR_SETTARGET, %o5 | ||
| 1774 | ta HV_FAST_TRAP | ||
| 1775 | retl | ||
| 1776 | nop | ||
| 1777 | .size sun4v_intr_settarget, .-sun4v_intr_settarget | ||
| 1778 | |||
| 1779 | /* %o0: cpuid | ||
| 1780 | * %o1: pc | ||
| 1781 | * %o2: rtba | ||
| 1782 | * %o3: arg0 | ||
| 1783 | * | ||
| 1784 | * returns %o0: status | ||
| 1785 | */ | ||
| 1786 | .globl sun4v_cpu_start | ||
| 1787 | .type sun4v_cpu_start,#function | ||
| 1788 | sun4v_cpu_start: | ||
| 1789 | mov HV_FAST_CPU_START, %o5 | ||
| 1790 | ta HV_FAST_TRAP | ||
| 1791 | retl | ||
| 1792 | nop | ||
| 1793 | .size sun4v_cpu_start, .-sun4v_cpu_start | ||
| 1794 | |||
| 1795 | /* %o0: cpuid | ||
| 1796 | * | ||
| 1797 | * returns %o0: status | ||
| 1798 | */ | ||
| 1799 | .globl sun4v_cpu_stop | ||
| 1800 | .type sun4v_cpu_stop,#function | ||
| 1801 | sun4v_cpu_stop: | ||
| 1802 | mov HV_FAST_CPU_STOP, %o5 | ||
| 1803 | ta HV_FAST_TRAP | ||
| 1804 | retl | ||
| 1805 | nop | ||
| 1806 | .size sun4v_cpu_stop, .-sun4v_cpu_stop | ||
| 1807 | |||
| 1808 | /* returns %o0: status */ | ||
| 1809 | .globl sun4v_cpu_yield | ||
| 1810 | .type sun4v_cpu_yield, #function | ||
| 1811 | sun4v_cpu_yield: | ||
| 1812 | mov HV_FAST_CPU_YIELD, %o5 | ||
| 1813 | ta HV_FAST_TRAP | ||
| 1814 | retl | ||
| 1815 | nop | ||
| 1816 | .size sun4v_cpu_yield, .-sun4v_cpu_yield | ||
| 1817 | |||
| 1818 | /* %o0: type | ||
| 1819 | * %o1: queue paddr | ||
| 1820 | * %o2: num queue entries | ||
| 1821 | * | ||
| 1822 | * returns %o0: status | ||
| 1823 | */ | ||
| 1824 | .globl sun4v_cpu_qconf | ||
| 1825 | .type sun4v_cpu_qconf,#function | ||
| 1826 | sun4v_cpu_qconf: | ||
| 1827 | mov HV_FAST_CPU_QCONF, %o5 | ||
| 1828 | ta HV_FAST_TRAP | ||
| 1829 | retl | ||
| 1830 | nop | ||
| 1831 | .size sun4v_cpu_qconf, .-sun4v_cpu_qconf | ||
| 1832 | |||
| 1833 | /* %o0: num cpus in cpu list | ||
| 1834 | * %o1: cpu list paddr | ||
| 1835 | * %o2: mondo block paddr | ||
| 1836 | * | ||
| 1837 | * returns %o0: status | ||
| 1838 | */ | ||
| 1839 | .globl sun4v_cpu_mondo_send | ||
| 1840 | .type sun4v_cpu_mondo_send,#function | ||
| 1841 | sun4v_cpu_mondo_send: | ||
| 1842 | mov HV_FAST_CPU_MONDO_SEND, %o5 | ||
| 1843 | ta HV_FAST_TRAP | ||
| 1844 | retl | ||
| 1845 | nop | ||
| 1846 | .size sun4v_cpu_mondo_send, .-sun4v_cpu_mondo_send | ||
| 1847 | |||
| 1848 | /* %o0: CPU ID | ||
| 1849 | * | ||
| 1850 | * returns %o0: -status if status non-zero, else | ||
| 1851 | * %o0: cpu state as HV_CPU_STATE_* | ||
| 1852 | */ | ||
| 1853 | .globl sun4v_cpu_state | ||
| 1854 | .type sun4v_cpu_state,#function | ||
| 1855 | sun4v_cpu_state: | ||
| 1856 | mov HV_FAST_CPU_STATE, %o5 | ||
| 1857 | ta HV_FAST_TRAP | ||
| 1858 | brnz,pn %o0, 1f | ||
| 1859 | sub %g0, %o0, %o0 | ||
| 1860 | mov %o1, %o0 | ||
| 1861 | 1: retl | ||
| 1862 | nop | ||
| 1863 | .size sun4v_cpu_state, .-sun4v_cpu_state | ||
| 1864 | |||
| 1865 | /* %o0: virtual address | ||
| 1866 | * %o1: must be zero | ||
| 1867 | * %o2: TTE | ||
| 1868 | * %o3: HV_MMU_* flags | ||
| 1869 | * | ||
| 1870 | * returns %o0: status | ||
| 1871 | */ | ||
| 1872 | .globl sun4v_mmu_map_perm_addr | ||
| 1873 | .type sun4v_mmu_map_perm_addr,#function | ||
| 1874 | sun4v_mmu_map_perm_addr: | ||
| 1875 | mov HV_FAST_MMU_MAP_PERM_ADDR, %o5 | ||
| 1876 | ta HV_FAST_TRAP | ||
| 1877 | retl | ||
| 1878 | nop | ||
| 1879 | .size sun4v_mmu_map_perm_addr, .-sun4v_mmu_map_perm_addr | ||
| 1880 | |||
| 1881 | /* %o0: number of TSB descriptions | ||
| 1882 | * %o1: TSB descriptions real address | ||
| 1883 | * | ||
| 1884 | * returns %o0: status | ||
| 1885 | */ | ||
| 1886 | .globl sun4v_mmu_tsb_ctx0 | ||
| 1887 | .type sun4v_mmu_tsb_ctx0,#function | ||
| 1888 | sun4v_mmu_tsb_ctx0: | ||
| 1889 | mov HV_FAST_MMU_TSB_CTX0, %o5 | ||
| 1890 | ta HV_FAST_TRAP | ||
| 1891 | retl | ||
| 1892 | nop | ||
| 1893 | .size sun4v_mmu_tsb_ctx0, .-sun4v_mmu_tsb_ctx0 | ||
| 1894 | |||
| 1895 | /* %o0: API group number | ||
| 1896 | * %o1: pointer to unsigned long major number storage | ||
| 1897 | * %o2: pointer to unsigned long minor number storage | ||
| 1898 | * | ||
| 1899 | * returns %o0: status | ||
| 1900 | */ | ||
| 1901 | .globl sun4v_get_version | ||
| 1902 | .type sun4v_get_version,#function | ||
| 1903 | sun4v_get_version: | ||
| 1904 | mov HV_CORE_GET_VER, %o5 | ||
| 1905 | mov %o1, %o3 | ||
| 1906 | mov %o2, %o4 | ||
| 1907 | ta HV_CORE_TRAP | ||
| 1908 | stx %o1, [%o3] | ||
| 1909 | retl | ||
| 1910 | stx %o2, [%o4] | ||
| 1911 | .size sun4v_get_version, .-sun4v_get_version | ||
| 1912 | |||
| 1913 | /* %o0: API group number | ||
| 1914 | * %o1: desired major number | ||
| 1915 | * %o2: desired minor number | ||
| 1916 | * %o3: pointer to unsigned long actual minor number storage | ||
| 1917 | * | ||
| 1918 | * returns %o0: status | ||
| 1919 | */ | ||
| 1920 | .globl sun4v_set_version | ||
| 1921 | .type sun4v_set_version,#function | ||
| 1922 | sun4v_set_version: | ||
| 1923 | mov HV_CORE_SET_VER, %o5 | ||
| 1924 | mov %o3, %o4 | ||
| 1925 | ta HV_CORE_TRAP | ||
| 1926 | retl | ||
| 1927 | stx %o1, [%o4] | ||
| 1928 | .size sun4v_set_version, .-sun4v_set_version | ||
| 1929 | |||
| 1930 | /* %o0: pointer to unsigned long time | ||
| 1931 | * | ||
| 1932 | * returns %o0: status | ||
| 1933 | */ | ||
| 1934 | .globl sun4v_tod_get | ||
| 1935 | .type sun4v_tod_get,#function | ||
| 1936 | sun4v_tod_get: | ||
| 1937 | mov %o0, %o4 | ||
| 1938 | mov HV_FAST_TOD_GET, %o5 | ||
| 1939 | ta HV_FAST_TRAP | ||
| 1940 | stx %o1, [%o4] | ||
| 1941 | retl | ||
| 1942 | nop | ||
| 1943 | .size sun4v_tod_get, .-sun4v_tod_get | ||
| 1944 | |||
| 1945 | /* %o0: time | ||
| 1946 | * | ||
| 1947 | * returns %o0: status | ||
| 1948 | */ | ||
| 1949 | .globl sun4v_tod_set | ||
| 1950 | .type sun4v_tod_set,#function | ||
| 1951 | sun4v_tod_set: | ||
| 1952 | mov HV_FAST_TOD_SET, %o5 | ||
| 1953 | ta HV_FAST_TRAP | ||
| 1954 | retl | ||
| 1955 | nop | ||
| 1956 | .size sun4v_tod_set, .-sun4v_tod_set | ||
| 1957 | |||
| 1958 | /* %o0: pointer to unsigned long status | ||
| 1959 | * | ||
| 1960 | * returns %o0: signed character | ||
| 1961 | */ | ||
| 1962 | .globl sun4v_con_getchar | ||
| 1963 | .type sun4v_con_getchar,#function | ||
| 1964 | sun4v_con_getchar: | ||
| 1965 | mov %o0, %o4 | ||
| 1966 | mov HV_FAST_CONS_GETCHAR, %o5 | ||
| 1967 | clr %o0 | ||
| 1968 | clr %o1 | ||
| 1969 | ta HV_FAST_TRAP | ||
| 1970 | stx %o0, [%o4] | ||
| 1971 | retl | ||
| 1972 | sra %o1, 0, %o0 | ||
| 1973 | .size sun4v_con_getchar, .-sun4v_con_getchar | ||
| 1974 | |||
| 1975 | /* %o0: signed long character | ||
| 1976 | * | ||
| 1977 | * returns %o0: status | ||
| 1978 | */ | ||
| 1979 | .globl sun4v_con_putchar | ||
| 1980 | .type sun4v_con_putchar,#function | ||
| 1981 | sun4v_con_putchar: | ||
| 1982 | mov HV_FAST_CONS_PUTCHAR, %o5 | ||
| 1983 | ta HV_FAST_TRAP | ||
| 1984 | retl | ||
| 1985 | sra %o0, 0, %o0 | ||
| 1986 | .size sun4v_con_putchar, .-sun4v_con_putchar | ||
| 1987 | |||
| 1988 | /* %o0: buffer real address | ||
| 1989 | * %o1: buffer size | ||
| 1990 | * %o2: pointer to unsigned long bytes_read | ||
| 1991 | * | ||
| 1992 | * returns %o0: status | ||
| 1993 | */ | ||
| 1994 | .globl sun4v_con_read | ||
| 1995 | .type sun4v_con_read,#function | ||
| 1996 | sun4v_con_read: | ||
| 1997 | mov %o2, %o4 | ||
| 1998 | mov HV_FAST_CONS_READ, %o5 | ||
| 1999 | ta HV_FAST_TRAP | ||
| 2000 | brnz %o0, 1f | ||
| 2001 | cmp %o1, -1 /* break */ | ||
| 2002 | be,a,pn %icc, 1f | ||
| 2003 | mov %o1, %o0 | ||
| 2004 | cmp %o1, -2 /* hup */ | ||
| 2005 | be,a,pn %icc, 1f | ||
| 2006 | mov %o1, %o0 | ||
| 2007 | stx %o1, [%o4] | ||
| 2008 | 1: retl | ||
| 2009 | nop | ||
| 2010 | .size sun4v_con_read, .-sun4v_con_read | ||
| 2011 | |||
| 2012 | /* %o0: buffer real address | ||
| 2013 | * %o1: buffer size | ||
| 2014 | * %o2: pointer to unsigned long bytes_written | ||
| 2015 | * | ||
| 2016 | * returns %o0: status | ||
| 2017 | */ | ||
| 2018 | .globl sun4v_con_write | ||
| 2019 | .type sun4v_con_write,#function | ||
| 2020 | sun4v_con_write: | ||
| 2021 | mov %o2, %o4 | ||
| 2022 | mov HV_FAST_CONS_WRITE, %o5 | ||
| 2023 | ta HV_FAST_TRAP | ||
| 2024 | stx %o1, [%o4] | ||
| 2025 | retl | ||
| 2026 | nop | ||
| 2027 | .size sun4v_con_write, .-sun4v_con_write | ||
| 2028 | |||
| 2029 | /* %o0: soft state | ||
| 2030 | * %o1: address of description string | ||
| 2031 | * | ||
| 2032 | * returns %o0: status | ||
| 2033 | */ | ||
| 2034 | .globl sun4v_mach_set_soft_state | ||
| 2035 | .type sun4v_mach_set_soft_state,#function | ||
| 2036 | sun4v_mach_set_soft_state: | ||
| 2037 | mov HV_FAST_MACH_SET_SOFT_STATE, %o5 | ||
| 2038 | ta HV_FAST_TRAP | ||
| 2039 | retl | ||
| 2040 | nop | ||
| 2041 | .size sun4v_mach_set_soft_state, .-sun4v_mach_set_soft_state | ||
| 2042 | |||
| 2043 | /* %o0: exit code | ||
| 2044 | * | ||
| 2045 | * Does not return. | ||
| 2046 | */ | ||
| 2047 | .globl sun4v_mach_exit | ||
| 2048 | .type sun4v_mach_exit,#function | ||
| 2049 | sun4v_mach_exit: | ||
| 2050 | mov HV_FAST_MACH_EXIT, %o5 | ||
| 2051 | ta HV_FAST_TRAP | ||
| 2052 | retl | ||
| 2053 | nop | ||
| 2054 | .size sun4v_mach_exit, .-sun4v_mach_exit | ||
| 2055 | |||
| 2056 | /* %o0: buffer real address | ||
| 2057 | * %o1: buffer length | ||
| 2058 | * %o2: pointer to unsigned long real_buf_len | ||
| 2059 | * | ||
| 2060 | * returns %o0: status | ||
| 2061 | */ | ||
| 2062 | .globl sun4v_mach_desc | ||
| 2063 | .type sun4v_mach_desc,#function | ||
| 2064 | sun4v_mach_desc: | ||
| 2065 | mov %o2, %o4 | ||
| 2066 | mov HV_FAST_MACH_DESC, %o5 | ||
| 2067 | ta HV_FAST_TRAP | ||
| 2068 | stx %o1, [%o4] | ||
| 2069 | retl | ||
| 2070 | nop | ||
| 2071 | .size sun4v_mach_desc, .-sun4v_mach_desc | ||
| 2072 | |||
| 2073 | /* %o0: new timeout in milliseconds | ||
| 2074 | * %o1: pointer to unsigned long orig_timeout | ||
| 2075 | * | ||
| 2076 | * returns %o0: status | ||
| 2077 | */ | ||
| 2078 | .globl sun4v_mach_set_watchdog | ||
| 2079 | .type sun4v_mach_set_watchdog,#function | ||
| 2080 | sun4v_mach_set_watchdog: | ||
| 2081 | mov %o1, %o4 | ||
| 2082 | mov HV_FAST_MACH_SET_WATCHDOG, %o5 | ||
| 2083 | ta HV_FAST_TRAP | ||
| 2084 | stx %o1, [%o4] | ||
| 2085 | retl | ||
| 2086 | nop | ||
| 2087 | .size sun4v_mach_set_watchdog, .-sun4v_mach_set_watchdog | ||
| 2088 | |||
| 2089 | /* No inputs and does not return. */ | ||
| 2090 | .globl sun4v_mach_sir | ||
| 2091 | .type sun4v_mach_sir,#function | ||
| 2092 | sun4v_mach_sir: | ||
| 2093 | mov %o1, %o4 | ||
| 2094 | mov HV_FAST_MACH_SIR, %o5 | ||
| 2095 | ta HV_FAST_TRAP | ||
| 2096 | stx %o1, [%o4] | ||
| 2097 | retl | ||
| 2098 | nop | ||
| 2099 | .size sun4v_mach_sir, .-sun4v_mach_sir | ||
| 2100 | |||
| 2101 | /* %o0: channel | ||
| 2102 | * %o1: ra | ||
| 2103 | * %o2: num_entries | ||
| 2104 | * | ||
| 2105 | * returns %o0: status | ||
| 2106 | */ | ||
| 2107 | .globl sun4v_ldc_tx_qconf | ||
| 2108 | .type sun4v_ldc_tx_qconf,#function | ||
| 2109 | sun4v_ldc_tx_qconf: | ||
| 2110 | mov HV_FAST_LDC_TX_QCONF, %o5 | ||
| 2111 | ta HV_FAST_TRAP | ||
| 2112 | retl | ||
| 2113 | nop | ||
| 2114 | .size sun4v_ldc_tx_qconf, .-sun4v_ldc_tx_qconf | ||
| 2115 | |||
| 2116 | /* %o0: channel | ||
| 2117 | * %o1: pointer to unsigned long ra | ||
| 2118 | * %o2: pointer to unsigned long num_entries | ||
| 2119 | * | ||
| 2120 | * returns %o0: status | ||
| 2121 | */ | ||
| 2122 | .globl sun4v_ldc_tx_qinfo | ||
| 2123 | .type sun4v_ldc_tx_qinfo,#function | ||
| 2124 | sun4v_ldc_tx_qinfo: | ||
| 2125 | mov %o1, %g1 | ||
| 2126 | mov %o2, %g2 | ||
| 2127 | mov HV_FAST_LDC_TX_QINFO, %o5 | ||
| 2128 | ta HV_FAST_TRAP | ||
| 2129 | stx %o1, [%g1] | ||
| 2130 | stx %o2, [%g2] | ||
| 2131 | retl | ||
| 2132 | nop | ||
| 2133 | .size sun4v_ldc_tx_qinfo, .-sun4v_ldc_tx_qinfo | ||
| 2134 | |||
| 2135 | /* %o0: channel | ||
| 2136 | * %o1: pointer to unsigned long head_off | ||
| 2137 | * %o2: pointer to unsigned long tail_off | ||
| 2138 | * %o2: pointer to unsigned long chan_state | ||
| 2139 | * | ||
| 2140 | * returns %o0: status | ||
| 2141 | */ | ||
| 2142 | .globl sun4v_ldc_tx_get_state | ||
| 2143 | .type sun4v_ldc_tx_get_state,#function | ||
| 2144 | sun4v_ldc_tx_get_state: | ||
| 2145 | mov %o1, %g1 | ||
| 2146 | mov %o2, %g2 | ||
| 2147 | mov %o3, %g3 | ||
| 2148 | mov HV_FAST_LDC_TX_GET_STATE, %o5 | ||
| 2149 | ta HV_FAST_TRAP | ||
| 2150 | stx %o1, [%g1] | ||
| 2151 | stx %o2, [%g2] | ||
| 2152 | stx %o3, [%g3] | ||
| 2153 | retl | ||
| 2154 | nop | ||
| 2155 | .size sun4v_ldc_tx_get_state, .-sun4v_ldc_tx_get_state | ||
| 2156 | |||
| 2157 | /* %o0: channel | ||
| 2158 | * %o1: tail_off | ||
| 2159 | * | ||
| 2160 | * returns %o0: status | ||
| 2161 | */ | ||
| 2162 | .globl sun4v_ldc_tx_set_qtail | ||
| 2163 | .type sun4v_ldc_tx_set_qtail,#function | ||
| 2164 | sun4v_ldc_tx_set_qtail: | ||
| 2165 | mov HV_FAST_LDC_TX_SET_QTAIL, %o5 | ||
| 2166 | ta HV_FAST_TRAP | ||
| 2167 | retl | ||
| 2168 | nop | ||
| 2169 | .size sun4v_ldc_tx_set_qtail, .-sun4v_ldc_tx_set_qtail | ||
| 2170 | |||
| 2171 | /* %o0: channel | ||
| 2172 | * %o1: ra | ||
| 2173 | * %o2: num_entries | ||
| 2174 | * | ||
| 2175 | * returns %o0: status | ||
| 2176 | */ | ||
| 2177 | .globl sun4v_ldc_rx_qconf | ||
| 2178 | .type sun4v_ldc_rx_qconf,#function | ||
| 2179 | sun4v_ldc_rx_qconf: | ||
| 2180 | mov HV_FAST_LDC_RX_QCONF, %o5 | ||
| 2181 | ta HV_FAST_TRAP | ||
| 2182 | retl | ||
| 2183 | nop | ||
| 2184 | .size sun4v_ldc_rx_qconf, .-sun4v_ldc_rx_qconf | ||
| 2185 | |||
| 2186 | /* %o0: channel | ||
| 2187 | * %o1: pointer to unsigned long ra | ||
| 2188 | * %o2: pointer to unsigned long num_entries | ||
| 2189 | * | ||
| 2190 | * returns %o0: status | ||
| 2191 | */ | ||
| 2192 | .globl sun4v_ldc_rx_qinfo | ||
| 2193 | .type sun4v_ldc_rx_qinfo,#function | ||
| 2194 | sun4v_ldc_rx_qinfo: | ||
| 2195 | mov %o1, %g1 | ||
| 2196 | mov %o2, %g2 | ||
| 2197 | mov HV_FAST_LDC_RX_QINFO, %o5 | ||
| 2198 | ta HV_FAST_TRAP | ||
| 2199 | stx %o1, [%g1] | ||
| 2200 | stx %o2, [%g2] | ||
| 2201 | retl | ||
| 2202 | nop | ||
| 2203 | .size sun4v_ldc_rx_qinfo, .-sun4v_ldc_rx_qinfo | ||
| 2204 | |||
| 2205 | /* %o0: channel | ||
| 2206 | * %o1: pointer to unsigned long head_off | ||
| 2207 | * %o2: pointer to unsigned long tail_off | ||
| 2208 | * %o2: pointer to unsigned long chan_state | ||
| 2209 | * | ||
| 2210 | * returns %o0: status | ||
| 2211 | */ | ||
| 2212 | .globl sun4v_ldc_rx_get_state | ||
| 2213 | .type sun4v_ldc_rx_get_state,#function | ||
| 2214 | sun4v_ldc_rx_get_state: | ||
| 2215 | mov %o1, %g1 | ||
| 2216 | mov %o2, %g2 | ||
| 2217 | mov %o3, %g3 | ||
| 2218 | mov HV_FAST_LDC_RX_GET_STATE, %o5 | ||
| 2219 | ta HV_FAST_TRAP | ||
| 2220 | stx %o1, [%g1] | ||
| 2221 | stx %o2, [%g2] | ||
| 2222 | stx %o3, [%g3] | ||
| 2223 | retl | ||
| 2224 | nop | ||
| 2225 | .size sun4v_ldc_rx_get_state, .-sun4v_ldc_rx_get_state | ||
| 2226 | |||
| 2227 | /* %o0: channel | ||
| 2228 | * %o1: head_off | ||
| 2229 | * | ||
| 2230 | * returns %o0: status | ||
| 2231 | */ | ||
| 2232 | .globl sun4v_ldc_rx_set_qhead | ||
| 2233 | .type sun4v_ldc_rx_set_qhead,#function | ||
| 2234 | sun4v_ldc_rx_set_qhead: | ||
| 2235 | mov HV_FAST_LDC_RX_SET_QHEAD, %o5 | ||
| 2236 | ta HV_FAST_TRAP | ||
| 2237 | retl | ||
| 2238 | nop | ||
| 2239 | .size sun4v_ldc_rx_set_qhead, .-sun4v_ldc_rx_set_qhead | ||
| 2240 | |||
| 2241 | /* %o0: channel | ||
| 2242 | * %o1: ra | ||
| 2243 | * %o2: num_entries | ||
| 2244 | * | ||
| 2245 | * returns %o0: status | ||
| 2246 | */ | ||
| 2247 | .globl sun4v_ldc_set_map_table | ||
| 2248 | .type sun4v_ldc_set_map_table,#function | ||
| 2249 | sun4v_ldc_set_map_table: | ||
| 2250 | mov HV_FAST_LDC_SET_MAP_TABLE, %o5 | ||
| 2251 | ta HV_FAST_TRAP | ||
| 2252 | retl | ||
| 2253 | nop | ||
| 2254 | .size sun4v_ldc_set_map_table, .-sun4v_ldc_set_map_table | ||
| 2255 | |||
| 2256 | /* %o0: channel | ||
| 2257 | * %o1: pointer to unsigned long ra | ||
| 2258 | * %o2: pointer to unsigned long num_entries | ||
| 2259 | * | ||
| 2260 | * returns %o0: status | ||
| 2261 | */ | ||
| 2262 | .globl sun4v_ldc_get_map_table | ||
| 2263 | .type sun4v_ldc_get_map_table,#function | ||
| 2264 | sun4v_ldc_get_map_table: | ||
| 2265 | mov %o1, %g1 | ||
| 2266 | mov %o2, %g2 | ||
| 2267 | mov HV_FAST_LDC_GET_MAP_TABLE, %o5 | ||
| 2268 | ta HV_FAST_TRAP | ||
| 2269 | stx %o1, [%g1] | ||
| 2270 | stx %o2, [%g2] | ||
| 2271 | retl | ||
| 2272 | nop | ||
| 2273 | .size sun4v_ldc_get_map_table, .-sun4v_ldc_get_map_table | ||
| 2274 | |||
| 2275 | /* %o0: channel | ||
| 2276 | * %o1: dir_code | ||
| 2277 | * %o2: tgt_raddr | ||
| 2278 | * %o3: lcl_raddr | ||
| 2279 | * %o4: len | ||
| 2280 | * %o5: pointer to unsigned long actual_len | ||
| 2281 | * | ||
| 2282 | * returns %o0: status | ||
| 2283 | */ | ||
| 2284 | .globl sun4v_ldc_copy | ||
| 2285 | .type sun4v_ldc_copy,#function | ||
| 2286 | sun4v_ldc_copy: | ||
| 2287 | mov %o5, %g1 | ||
| 2288 | mov HV_FAST_LDC_COPY, %o5 | ||
| 2289 | ta HV_FAST_TRAP | ||
| 2290 | stx %o1, [%g1] | ||
| 2291 | retl | ||
| 2292 | nop | ||
| 2293 | .size sun4v_ldc_copy, .-sun4v_ldc_copy | ||
| 2294 | |||
| 2295 | /* %o0: channel | ||
| 2296 | * %o1: cookie | ||
| 2297 | * %o2: pointer to unsigned long ra | ||
| 2298 | * %o3: pointer to unsigned long perm | ||
| 2299 | * | ||
| 2300 | * returns %o0: status | ||
| 2301 | */ | ||
| 2302 | .globl sun4v_ldc_mapin | ||
| 2303 | .type sun4v_ldc_mapin,#function | ||
| 2304 | sun4v_ldc_mapin: | ||
| 2305 | mov %o2, %g1 | ||
| 2306 | mov %o3, %g2 | ||
| 2307 | mov HV_FAST_LDC_MAPIN, %o5 | ||
| 2308 | ta HV_FAST_TRAP | ||
| 2309 | stx %o1, [%g1] | ||
| 2310 | stx %o2, [%g2] | ||
| 2311 | retl | ||
| 2312 | nop | ||
| 2313 | .size sun4v_ldc_mapin, .-sun4v_ldc_mapin | ||
| 2314 | |||
| 2315 | /* %o0: ra | ||
| 2316 | * | ||
| 2317 | * returns %o0: status | ||
| 2318 | */ | ||
| 2319 | .globl sun4v_ldc_unmap | ||
| 2320 | .type sun4v_ldc_unmap,#function | ||
| 2321 | sun4v_ldc_unmap: | ||
| 2322 | mov HV_FAST_LDC_UNMAP, %o5 | ||
| 2323 | ta HV_FAST_TRAP | ||
| 2324 | retl | ||
| 2325 | nop | ||
| 2326 | .size sun4v_ldc_unmap, .-sun4v_ldc_unmap | ||
| 2327 | |||
| 2328 | /* %o0: channel | ||
| 2329 | * %o1: cookie | ||
| 2330 | * %o2: mte_cookie | ||
| 2331 | * | ||
| 2332 | * returns %o0: status | ||
| 2333 | */ | ||
| 2334 | .globl sun4v_ldc_revoke | ||
| 2335 | .type sun4v_ldc_revoke,#function | ||
| 2336 | sun4v_ldc_revoke: | ||
| 2337 | mov HV_FAST_LDC_REVOKE, %o5 | ||
| 2338 | ta HV_FAST_TRAP | ||
| 2339 | retl | ||
| 2340 | nop | ||
| 2341 | .size sun4v_ldc_revoke, .-sun4v_ldc_revoke | ||
| 2342 | |||
| 2343 | /* %o0: device handle | ||
| 2344 | * %o1: device INO | ||
| 2345 | * %o2: pointer to unsigned long cookie | ||
| 2346 | * | ||
| 2347 | * returns %o0: status | ||
| 2348 | */ | ||
| 2349 | .globl sun4v_vintr_get_cookie | ||
| 2350 | .type sun4v_vintr_get_cookie,#function | ||
| 2351 | sun4v_vintr_get_cookie: | ||
| 2352 | mov %o2, %g1 | ||
| 2353 | mov HV_FAST_VINTR_GET_COOKIE, %o5 | ||
| 2354 | ta HV_FAST_TRAP | ||
| 2355 | stx %o1, [%g1] | ||
| 2356 | retl | ||
| 2357 | nop | ||
| 2358 | .size sun4v_vintr_get_cookie, .-sun4v_vintr_get_cookie | ||
| 2359 | |||
| 2360 | /* %o0: device handle | ||
| 2361 | * %o1: device INO | ||
| 2362 | * %o2: cookie | ||
| 2363 | * | ||
| 2364 | * returns %o0: status | ||
| 2365 | */ | ||
| 2366 | .globl sun4v_vintr_set_cookie | ||
| 2367 | .type sun4v_vintr_set_cookie,#function | ||
| 2368 | sun4v_vintr_set_cookie: | ||
| 2369 | mov HV_FAST_VINTR_SET_COOKIE, %o5 | ||
| 2370 | ta HV_FAST_TRAP | ||
| 2371 | retl | ||
| 2372 | nop | ||
| 2373 | .size sun4v_vintr_set_cookie, .-sun4v_vintr_set_cookie | ||
| 2374 | |||
| 2375 | /* %o0: device handle | ||
| 2376 | * %o1: device INO | ||
| 2377 | * %o2: pointer to unsigned long valid_state | ||
| 2378 | * | ||
| 2379 | * returns %o0: status | ||
| 2380 | */ | ||
| 2381 | .globl sun4v_vintr_get_valid | ||
| 2382 | .type sun4v_vintr_get_valid,#function | ||
| 2383 | sun4v_vintr_get_valid: | ||
| 2384 | mov %o2, %g1 | ||
| 2385 | mov HV_FAST_VINTR_GET_VALID, %o5 | ||
| 2386 | ta HV_FAST_TRAP | ||
| 2387 | stx %o1, [%g1] | ||
| 2388 | retl | ||
| 2389 | nop | ||
| 2390 | .size sun4v_vintr_get_valid, .-sun4v_vintr_get_valid | ||
| 2391 | |||
| 2392 | /* %o0: device handle | ||
| 2393 | * %o1: device INO | ||
| 2394 | * %o2: valid_state | ||
| 2395 | * | ||
| 2396 | * returns %o0: status | ||
| 2397 | */ | ||
| 2398 | .globl sun4v_vintr_set_valid | ||
| 2399 | .type sun4v_vintr_set_valid,#function | ||
| 2400 | sun4v_vintr_set_valid: | ||
| 2401 | mov HV_FAST_VINTR_SET_VALID, %o5 | ||
| 2402 | ta HV_FAST_TRAP | ||
| 2403 | retl | ||
| 2404 | nop | ||
| 2405 | .size sun4v_vintr_set_valid, .-sun4v_vintr_set_valid | ||
| 2406 | |||
| 2407 | /* %o0: device handle | ||
| 2408 | * %o1: device INO | ||
| 2409 | * %o2: pointer to unsigned long state | ||
| 2410 | * | ||
| 2411 | * returns %o0: status | ||
| 2412 | */ | ||
| 2413 | .globl sun4v_vintr_get_state | ||
| 2414 | .type sun4v_vintr_get_state,#function | ||
| 2415 | sun4v_vintr_get_state: | ||
| 2416 | mov %o2, %g1 | ||
| 2417 | mov HV_FAST_VINTR_GET_STATE, %o5 | ||
| 2418 | ta HV_FAST_TRAP | ||
| 2419 | stx %o1, [%g1] | ||
| 2420 | retl | ||
| 2421 | nop | ||
| 2422 | .size sun4v_vintr_get_state, .-sun4v_vintr_get_state | ||
| 2423 | |||
| 2424 | /* %o0: device handle | ||
| 2425 | * %o1: device INO | ||
| 2426 | * %o2: state | ||
| 2427 | * | ||
| 2428 | * returns %o0: status | ||
| 2429 | */ | ||
| 2430 | .globl sun4v_vintr_set_state | ||
| 2431 | .type sun4v_vintr_set_state,#function | ||
| 2432 | sun4v_vintr_set_state: | ||
| 2433 | mov HV_FAST_VINTR_SET_STATE, %o5 | ||
| 2434 | ta HV_FAST_TRAP | ||
| 2435 | retl | ||
| 2436 | nop | ||
| 2437 | .size sun4v_vintr_set_state, .-sun4v_vintr_set_state | ||
| 2438 | |||
| 2439 | /* %o0: device handle | ||
| 2440 | * %o1: device INO | ||
| 2441 | * %o2: pointer to unsigned long cpuid | ||
| 2442 | * | ||
| 2443 | * returns %o0: status | ||
| 2444 | */ | ||
| 2445 | .globl sun4v_vintr_get_target | ||
| 2446 | .type sun4v_vintr_get_target,#function | ||
| 2447 | sun4v_vintr_get_target: | ||
| 2448 | mov %o2, %g1 | ||
| 2449 | mov HV_FAST_VINTR_GET_TARGET, %o5 | ||
| 2450 | ta HV_FAST_TRAP | ||
| 2451 | stx %o1, [%g1] | ||
| 2452 | retl | ||
| 2453 | nop | ||
| 2454 | .size sun4v_vintr_get_target, .-sun4v_vintr_get_target | ||
| 2455 | |||
| 2456 | /* %o0: device handle | ||
| 2457 | * %o1: device INO | ||
| 2458 | * %o2: cpuid | ||
| 2459 | * | ||
| 2460 | * returns %o0: status | ||
| 2461 | */ | ||
| 2462 | .globl sun4v_vintr_set_target | ||
| 2463 | .type sun4v_vintr_set_target,#function | ||
| 2464 | sun4v_vintr_set_target: | ||
| 2465 | mov HV_FAST_VINTR_SET_TARGET, %o5 | ||
| 2466 | ta HV_FAST_TRAP | ||
| 2467 | retl | ||
| 2468 | nop | ||
| 2469 | .size sun4v_vintr_set_target, .-sun4v_vintr_set_target | ||
| 2470 | |||
| 2471 | /* %o0: NCS sub-function | ||
| 2472 | * %o1: sub-function arg real-address | ||
| 2473 | * %o2: sub-function arg size | ||
| 2474 | * | ||
| 2475 | * returns %o0: status | ||
| 2476 | */ | ||
| 2477 | .globl sun4v_ncs_request | ||
| 2478 | .type sun4v_ncs_request,#function | ||
| 2479 | sun4v_ncs_request: | ||
| 2480 | mov HV_FAST_NCS_REQUEST, %o5 | ||
| 2481 | ta HV_FAST_TRAP | ||
| 2482 | retl | ||
| 2483 | nop | ||
| 2484 | .size sun4v_ncs_request, .-sun4v_ncs_request | ||
| 2485 | |||
| 2486 | .globl sun4v_svc_send | ||
| 2487 | .type sun4v_svc_send,#function | ||
| 2488 | sun4v_svc_send: | ||
| 2489 | save %sp, -192, %sp | ||
| 2490 | mov %i0, %o0 | ||
| 2491 | mov %i1, %o1 | ||
| 2492 | mov %i2, %o2 | ||
| 2493 | mov HV_FAST_SVC_SEND, %o5 | ||
| 2494 | ta HV_FAST_TRAP | ||
| 2495 | stx %o1, [%i3] | ||
| 2496 | ret | ||
| 2497 | restore | ||
| 2498 | .size sun4v_svc_send, .-sun4v_svc_send | ||
| 2499 | |||
| 2500 | .globl sun4v_svc_recv | ||
| 2501 | .type sun4v_svc_recv,#function | ||
| 2502 | sun4v_svc_recv: | ||
| 2503 | save %sp, -192, %sp | ||
| 2504 | mov %i0, %o0 | ||
| 2505 | mov %i1, %o1 | ||
| 2506 | mov %i2, %o2 | ||
| 2507 | mov HV_FAST_SVC_RECV, %o5 | ||
| 2508 | ta HV_FAST_TRAP | ||
| 2509 | stx %o1, [%i3] | ||
| 2510 | ret | ||
| 2511 | restore | ||
| 2512 | .size sun4v_svc_recv, .-sun4v_svc_recv | ||
| 2513 | |||
| 2514 | .globl sun4v_svc_getstatus | ||
| 2515 | .type sun4v_svc_getstatus,#function | ||
| 2516 | sun4v_svc_getstatus: | ||
| 2517 | mov HV_FAST_SVC_GETSTATUS, %o5 | ||
| 2518 | mov %o1, %o4 | ||
| 2519 | ta HV_FAST_TRAP | ||
| 2520 | stx %o1, [%o4] | ||
| 2521 | retl | ||
| 2522 | nop | ||
| 2523 | .size sun4v_svc_getstatus, .-sun4v_svc_getstatus | ||
| 2524 | |||
| 2525 | .globl sun4v_svc_setstatus | ||
| 2526 | .type sun4v_svc_setstatus,#function | ||
| 2527 | sun4v_svc_setstatus: | ||
| 2528 | mov HV_FAST_SVC_SETSTATUS, %o5 | ||
| 2529 | ta HV_FAST_TRAP | ||
| 2530 | retl | ||
| 2531 | nop | ||
| 2532 | .size sun4v_svc_setstatus, .-sun4v_svc_setstatus | ||
| 2533 | |||
| 2534 | .globl sun4v_svc_clrstatus | ||
| 2535 | .type sun4v_svc_clrstatus,#function | ||
| 2536 | sun4v_svc_clrstatus: | ||
| 2537 | mov HV_FAST_SVC_CLRSTATUS, %o5 | ||
| 2538 | ta HV_FAST_TRAP | ||
| 2539 | retl | ||
| 2540 | nop | ||
| 2541 | .size sun4v_svc_clrstatus, .-sun4v_svc_clrstatus | ||
| 2542 | |||
| 2543 | .globl sun4v_mmustat_conf | ||
| 2544 | .type sun4v_mmustat_conf,#function | ||
| 2545 | sun4v_mmustat_conf: | ||
| 2546 | mov %o1, %o4 | ||
| 2547 | mov HV_FAST_MMUSTAT_CONF, %o5 | ||
| 2548 | ta HV_FAST_TRAP | ||
| 2549 | stx %o1, [%o4] | ||
| 2550 | retl | ||
| 2551 | nop | ||
| 2552 | .size sun4v_mmustat_conf, .-sun4v_mmustat_conf | ||
| 2553 | |||
| 2554 | .globl sun4v_mmustat_info | ||
| 2555 | .type sun4v_mmustat_info,#function | ||
| 2556 | sun4v_mmustat_info: | ||
| 2557 | mov %o0, %o4 | ||
| 2558 | mov HV_FAST_MMUSTAT_INFO, %o5 | ||
| 2559 | ta HV_FAST_TRAP | ||
| 2560 | stx %o1, [%o4] | ||
| 2561 | retl | ||
| 2562 | nop | ||
| 2563 | .size sun4v_mmustat_info, .-sun4v_mmustat_info | ||
| 2564 | |||
| 2565 | .globl sun4v_mmu_demap_all | ||
| 2566 | .type sun4v_mmu_demap_all,#function | ||
| 2567 | sun4v_mmu_demap_all: | ||
| 2568 | clr %o0 | ||
| 2569 | clr %o1 | ||
| 2570 | mov HV_MMU_ALL, %o2 | ||
| 2571 | mov HV_FAST_MMU_DEMAP_ALL, %o5 | ||
| 2572 | ta HV_FAST_TRAP | ||
| 2573 | retl | ||
| 2574 | nop | ||
| 2575 | .size sun4v_mmu_demap_all, .-sun4v_mmu_demap_all | ||
diff --git a/arch/sparc64/kernel/fpu_traps.S b/arch/sparc64/kernel/fpu_traps.S new file mode 100644 index 000000000000..a6864826a4bd --- /dev/null +++ b/arch/sparc64/kernel/fpu_traps.S | |||
| @@ -0,0 +1,384 @@ | |||
| 1 | /* This is trivial with the new code... */ | ||
| 2 | .globl do_fpdis | ||
| 3 | .type do_fpdis,#function | ||
| 4 | do_fpdis: | ||
| 5 | sethi %hi(TSTATE_PEF), %g4 | ||
| 6 | rdpr %tstate, %g5 | ||
| 7 | andcc %g5, %g4, %g0 | ||
| 8 | be,pt %xcc, 1f | ||
| 9 | nop | ||
| 10 | rd %fprs, %g5 | ||
| 11 | andcc %g5, FPRS_FEF, %g0 | ||
| 12 | be,pt %xcc, 1f | ||
| 13 | nop | ||
| 14 | |||
| 15 | /* Legal state when DCR_IFPOE is set in Cheetah %dcr. */ | ||
| 16 | sethi %hi(109f), %g7 | ||
| 17 | ba,pt %xcc, etrap | ||
| 18 | 109: or %g7, %lo(109b), %g7 | ||
| 19 | add %g0, %g0, %g0 | ||
| 20 | ba,a,pt %xcc, rtrap | ||
| 21 | |||
| 22 | 1: TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 23 | ldub [%g6 + TI_FPSAVED], %g5 | ||
| 24 | wr %g0, FPRS_FEF, %fprs | ||
| 25 | andcc %g5, FPRS_FEF, %g0 | ||
| 26 | be,a,pt %icc, 1f | ||
| 27 | clr %g7 | ||
| 28 | ldx [%g6 + TI_GSR], %g7 | ||
| 29 | 1: andcc %g5, FPRS_DL, %g0 | ||
| 30 | bne,pn %icc, 2f | ||
| 31 | fzero %f0 | ||
| 32 | andcc %g5, FPRS_DU, %g0 | ||
| 33 | bne,pn %icc, 1f | ||
| 34 | fzero %f2 | ||
| 35 | faddd %f0, %f2, %f4 | ||
| 36 | fmuld %f0, %f2, %f6 | ||
| 37 | faddd %f0, %f2, %f8 | ||
| 38 | fmuld %f0, %f2, %f10 | ||
| 39 | faddd %f0, %f2, %f12 | ||
| 40 | fmuld %f0, %f2, %f14 | ||
| 41 | faddd %f0, %f2, %f16 | ||
| 42 | fmuld %f0, %f2, %f18 | ||
| 43 | faddd %f0, %f2, %f20 | ||
| 44 | fmuld %f0, %f2, %f22 | ||
| 45 | faddd %f0, %f2, %f24 | ||
| 46 | fmuld %f0, %f2, %f26 | ||
| 47 | faddd %f0, %f2, %f28 | ||
| 48 | fmuld %f0, %f2, %f30 | ||
| 49 | faddd %f0, %f2, %f32 | ||
| 50 | fmuld %f0, %f2, %f34 | ||
| 51 | faddd %f0, %f2, %f36 | ||
| 52 | fmuld %f0, %f2, %f38 | ||
| 53 | faddd %f0, %f2, %f40 | ||
| 54 | fmuld %f0, %f2, %f42 | ||
| 55 | faddd %f0, %f2, %f44 | ||
| 56 | fmuld %f0, %f2, %f46 | ||
| 57 | faddd %f0, %f2, %f48 | ||
| 58 | fmuld %f0, %f2, %f50 | ||
| 59 | faddd %f0, %f2, %f52 | ||
| 60 | fmuld %f0, %f2, %f54 | ||
| 61 | faddd %f0, %f2, %f56 | ||
| 62 | fmuld %f0, %f2, %f58 | ||
| 63 | b,pt %xcc, fpdis_exit2 | ||
| 64 | faddd %f0, %f2, %f60 | ||
| 65 | 1: mov SECONDARY_CONTEXT, %g3 | ||
| 66 | add %g6, TI_FPREGS + 0x80, %g1 | ||
| 67 | faddd %f0, %f2, %f4 | ||
| 68 | fmuld %f0, %f2, %f6 | ||
| 69 | |||
| 70 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 71 | .section .sun4v_1insn_patch, "ax" | ||
| 72 | .word 661b | ||
| 73 | ldxa [%g3] ASI_MMU, %g5 | ||
| 74 | .previous | ||
| 75 | |||
| 76 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 77 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 78 | |||
| 79 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 80 | .section .sun4v_1insn_patch, "ax" | ||
| 81 | .word 661b | ||
| 82 | stxa %g2, [%g3] ASI_MMU | ||
| 83 | .previous | ||
| 84 | |||
| 85 | membar #Sync | ||
| 86 | add %g6, TI_FPREGS + 0xc0, %g2 | ||
| 87 | faddd %f0, %f2, %f8 | ||
| 88 | fmuld %f0, %f2, %f10 | ||
| 89 | membar #Sync | ||
| 90 | ldda [%g1] ASI_BLK_S, %f32 | ||
| 91 | ldda [%g2] ASI_BLK_S, %f48 | ||
| 92 | membar #Sync | ||
| 93 | faddd %f0, %f2, %f12 | ||
| 94 | fmuld %f0, %f2, %f14 | ||
| 95 | faddd %f0, %f2, %f16 | ||
| 96 | fmuld %f0, %f2, %f18 | ||
| 97 | faddd %f0, %f2, %f20 | ||
| 98 | fmuld %f0, %f2, %f22 | ||
| 99 | faddd %f0, %f2, %f24 | ||
| 100 | fmuld %f0, %f2, %f26 | ||
| 101 | faddd %f0, %f2, %f28 | ||
| 102 | fmuld %f0, %f2, %f30 | ||
| 103 | b,pt %xcc, fpdis_exit | ||
| 104 | nop | ||
| 105 | 2: andcc %g5, FPRS_DU, %g0 | ||
| 106 | bne,pt %icc, 3f | ||
| 107 | fzero %f32 | ||
| 108 | mov SECONDARY_CONTEXT, %g3 | ||
| 109 | fzero %f34 | ||
| 110 | |||
| 111 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 112 | .section .sun4v_1insn_patch, "ax" | ||
| 113 | .word 661b | ||
| 114 | ldxa [%g3] ASI_MMU, %g5 | ||
| 115 | .previous | ||
| 116 | |||
| 117 | add %g6, TI_FPREGS, %g1 | ||
| 118 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 119 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 120 | |||
| 121 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 122 | .section .sun4v_1insn_patch, "ax" | ||
| 123 | .word 661b | ||
| 124 | stxa %g2, [%g3] ASI_MMU | ||
| 125 | .previous | ||
| 126 | |||
| 127 | membar #Sync | ||
| 128 | add %g6, TI_FPREGS + 0x40, %g2 | ||
| 129 | faddd %f32, %f34, %f36 | ||
| 130 | fmuld %f32, %f34, %f38 | ||
| 131 | membar #Sync | ||
| 132 | ldda [%g1] ASI_BLK_S, %f0 | ||
| 133 | ldda [%g2] ASI_BLK_S, %f16 | ||
| 134 | membar #Sync | ||
| 135 | faddd %f32, %f34, %f40 | ||
| 136 | fmuld %f32, %f34, %f42 | ||
| 137 | faddd %f32, %f34, %f44 | ||
| 138 | fmuld %f32, %f34, %f46 | ||
| 139 | faddd %f32, %f34, %f48 | ||
| 140 | fmuld %f32, %f34, %f50 | ||
| 141 | faddd %f32, %f34, %f52 | ||
| 142 | fmuld %f32, %f34, %f54 | ||
| 143 | faddd %f32, %f34, %f56 | ||
| 144 | fmuld %f32, %f34, %f58 | ||
| 145 | faddd %f32, %f34, %f60 | ||
| 146 | fmuld %f32, %f34, %f62 | ||
| 147 | ba,pt %xcc, fpdis_exit | ||
| 148 | nop | ||
| 149 | 3: mov SECONDARY_CONTEXT, %g3 | ||
| 150 | add %g6, TI_FPREGS, %g1 | ||
| 151 | |||
| 152 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 153 | .section .sun4v_1insn_patch, "ax" | ||
| 154 | .word 661b | ||
| 155 | ldxa [%g3] ASI_MMU, %g5 | ||
| 156 | .previous | ||
| 157 | |||
| 158 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 159 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 160 | |||
| 161 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 162 | .section .sun4v_1insn_patch, "ax" | ||
| 163 | .word 661b | ||
| 164 | stxa %g2, [%g3] ASI_MMU | ||
| 165 | .previous | ||
| 166 | |||
| 167 | membar #Sync | ||
| 168 | mov 0x40, %g2 | ||
| 169 | membar #Sync | ||
| 170 | ldda [%g1] ASI_BLK_S, %f0 | ||
| 171 | ldda [%g1 + %g2] ASI_BLK_S, %f16 | ||
| 172 | add %g1, 0x80, %g1 | ||
| 173 | ldda [%g1] ASI_BLK_S, %f32 | ||
| 174 | ldda [%g1 + %g2] ASI_BLK_S, %f48 | ||
| 175 | membar #Sync | ||
| 176 | fpdis_exit: | ||
| 177 | |||
| 178 | 661: stxa %g5, [%g3] ASI_DMMU | ||
| 179 | .section .sun4v_1insn_patch, "ax" | ||
| 180 | .word 661b | ||
| 181 | stxa %g5, [%g3] ASI_MMU | ||
| 182 | .previous | ||
| 183 | |||
| 184 | membar #Sync | ||
| 185 | fpdis_exit2: | ||
| 186 | wr %g7, 0, %gsr | ||
| 187 | ldx [%g6 + TI_XFSR], %fsr | ||
| 188 | rdpr %tstate, %g3 | ||
| 189 | or %g3, %g4, %g3 ! anal... | ||
| 190 | wrpr %g3, %tstate | ||
| 191 | wr %g0, FPRS_FEF, %fprs ! clean DU/DL bits | ||
| 192 | retry | ||
| 193 | .size do_fpdis,.-do_fpdis | ||
| 194 | |||
| 195 | .align 32 | ||
| 196 | .type fp_other_bounce,#function | ||
| 197 | fp_other_bounce: | ||
| 198 | call do_fpother | ||
| 199 | add %sp, PTREGS_OFF, %o0 | ||
| 200 | ba,pt %xcc, rtrap | ||
| 201 | nop | ||
| 202 | .size fp_other_bounce,.-fp_other_bounce | ||
| 203 | |||
| 204 | .align 32 | ||
| 205 | .globl do_fpother_check_fitos | ||
| 206 | .type do_fpother_check_fitos,#function | ||
| 207 | do_fpother_check_fitos: | ||
| 208 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 209 | sethi %hi(fp_other_bounce - 4), %g7 | ||
| 210 | or %g7, %lo(fp_other_bounce - 4), %g7 | ||
| 211 | |||
| 212 | /* NOTE: Need to preserve %g7 until we fully commit | ||
| 213 | * to the fitos fixup. | ||
| 214 | */ | ||
| 215 | stx %fsr, [%g6 + TI_XFSR] | ||
| 216 | rdpr %tstate, %g3 | ||
| 217 | andcc %g3, TSTATE_PRIV, %g0 | ||
| 218 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 219 | nop | ||
| 220 | ldx [%g6 + TI_XFSR], %g3 | ||
| 221 | srlx %g3, 14, %g1 | ||
| 222 | and %g1, 7, %g1 | ||
| 223 | cmp %g1, 2 ! Unfinished FP-OP | ||
| 224 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 225 | sethi %hi(1 << 23), %g1 ! Inexact | ||
| 226 | andcc %g3, %g1, %g0 | ||
| 227 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 228 | rdpr %tpc, %g1 | ||
| 229 | lduwa [%g1] ASI_AIUP, %g3 ! This cannot ever fail | ||
| 230 | #define FITOS_MASK 0xc1f83fe0 | ||
| 231 | #define FITOS_COMPARE 0x81a01880 | ||
| 232 | sethi %hi(FITOS_MASK), %g1 | ||
| 233 | or %g1, %lo(FITOS_MASK), %g1 | ||
| 234 | and %g3, %g1, %g1 | ||
| 235 | sethi %hi(FITOS_COMPARE), %g2 | ||
| 236 | or %g2, %lo(FITOS_COMPARE), %g2 | ||
| 237 | cmp %g1, %g2 | ||
| 238 | bne,pn %xcc, do_fptrap_after_fsr | ||
| 239 | nop | ||
| 240 | std %f62, [%g6 + TI_FPREGS + (62 * 4)] | ||
| 241 | sethi %hi(fitos_table_1), %g1 | ||
| 242 | and %g3, 0x1f, %g2 | ||
| 243 | or %g1, %lo(fitos_table_1), %g1 | ||
| 244 | sllx %g2, 2, %g2 | ||
| 245 | jmpl %g1 + %g2, %g0 | ||
| 246 | ba,pt %xcc, fitos_emul_continue | ||
| 247 | |||
| 248 | fitos_table_1: | ||
| 249 | fitod %f0, %f62 | ||
| 250 | fitod %f1, %f62 | ||
| 251 | fitod %f2, %f62 | ||
| 252 | fitod %f3, %f62 | ||
| 253 | fitod %f4, %f62 | ||
| 254 | fitod %f5, %f62 | ||
| 255 | fitod %f6, %f62 | ||
| 256 | fitod %f7, %f62 | ||
| 257 | fitod %f8, %f62 | ||
| 258 | fitod %f9, %f62 | ||
| 259 | fitod %f10, %f62 | ||
| 260 | fitod %f11, %f62 | ||
| 261 | fitod %f12, %f62 | ||
| 262 | fitod %f13, %f62 | ||
| 263 | fitod %f14, %f62 | ||
| 264 | fitod %f15, %f62 | ||
| 265 | fitod %f16, %f62 | ||
| 266 | fitod %f17, %f62 | ||
| 267 | fitod %f18, %f62 | ||
| 268 | fitod %f19, %f62 | ||
| 269 | fitod %f20, %f62 | ||
| 270 | fitod %f21, %f62 | ||
| 271 | fitod %f22, %f62 | ||
| 272 | fitod %f23, %f62 | ||
| 273 | fitod %f24, %f62 | ||
| 274 | fitod %f25, %f62 | ||
| 275 | fitod %f26, %f62 | ||
| 276 | fitod %f27, %f62 | ||
| 277 | fitod %f28, %f62 | ||
| 278 | fitod %f29, %f62 | ||
| 279 | fitod %f30, %f62 | ||
| 280 | fitod %f31, %f62 | ||
| 281 | |||
| 282 | fitos_emul_continue: | ||
| 283 | sethi %hi(fitos_table_2), %g1 | ||
| 284 | srl %g3, 25, %g2 | ||
| 285 | or %g1, %lo(fitos_table_2), %g1 | ||
| 286 | and %g2, 0x1f, %g2 | ||
| 287 | sllx %g2, 2, %g2 | ||
| 288 | jmpl %g1 + %g2, %g0 | ||
| 289 | ba,pt %xcc, fitos_emul_fini | ||
| 290 | |||
| 291 | fitos_table_2: | ||
| 292 | fdtos %f62, %f0 | ||
| 293 | fdtos %f62, %f1 | ||
| 294 | fdtos %f62, %f2 | ||
| 295 | fdtos %f62, %f3 | ||
| 296 | fdtos %f62, %f4 | ||
| 297 | fdtos %f62, %f5 | ||
| 298 | fdtos %f62, %f6 | ||
| 299 | fdtos %f62, %f7 | ||
| 300 | fdtos %f62, %f8 | ||
| 301 | fdtos %f62, %f9 | ||
| 302 | fdtos %f62, %f10 | ||
| 303 | fdtos %f62, %f11 | ||
| 304 | fdtos %f62, %f12 | ||
| 305 | fdtos %f62, %f13 | ||
| 306 | fdtos %f62, %f14 | ||
| 307 | fdtos %f62, %f15 | ||
| 308 | fdtos %f62, %f16 | ||
| 309 | fdtos %f62, %f17 | ||
| 310 | fdtos %f62, %f18 | ||
| 311 | fdtos %f62, %f19 | ||
| 312 | fdtos %f62, %f20 | ||
| 313 | fdtos %f62, %f21 | ||
| 314 | fdtos %f62, %f22 | ||
| 315 | fdtos %f62, %f23 | ||
| 316 | fdtos %f62, %f24 | ||
| 317 | fdtos %f62, %f25 | ||
| 318 | fdtos %f62, %f26 | ||
| 319 | fdtos %f62, %f27 | ||
| 320 | fdtos %f62, %f28 | ||
| 321 | fdtos %f62, %f29 | ||
| 322 | fdtos %f62, %f30 | ||
| 323 | fdtos %f62, %f31 | ||
| 324 | |||
| 325 | fitos_emul_fini: | ||
| 326 | ldd [%g6 + TI_FPREGS + (62 * 4)], %f62 | ||
| 327 | done | ||
| 328 | .size do_fpother_check_fitos,.-do_fpother_check_fitos | ||
| 329 | |||
| 330 | .align 32 | ||
| 331 | .globl do_fptrap | ||
| 332 | .type do_fptrap,#function | ||
| 333 | do_fptrap: | ||
| 334 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 335 | stx %fsr, [%g6 + TI_XFSR] | ||
| 336 | do_fptrap_after_fsr: | ||
| 337 | ldub [%g6 + TI_FPSAVED], %g3 | ||
| 338 | rd %fprs, %g1 | ||
| 339 | or %g3, %g1, %g3 | ||
| 340 | stb %g3, [%g6 + TI_FPSAVED] | ||
| 341 | rd %gsr, %g3 | ||
| 342 | stx %g3, [%g6 + TI_GSR] | ||
| 343 | mov SECONDARY_CONTEXT, %g3 | ||
| 344 | |||
| 345 | 661: ldxa [%g3] ASI_DMMU, %g5 | ||
| 346 | .section .sun4v_1insn_patch, "ax" | ||
| 347 | .word 661b | ||
| 348 | ldxa [%g3] ASI_MMU, %g5 | ||
| 349 | .previous | ||
| 350 | |||
| 351 | sethi %hi(sparc64_kern_sec_context), %g2 | ||
| 352 | ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2 | ||
| 353 | |||
| 354 | 661: stxa %g2, [%g3] ASI_DMMU | ||
| 355 | .section .sun4v_1insn_patch, "ax" | ||
| 356 | .word 661b | ||
| 357 | stxa %g2, [%g3] ASI_MMU | ||
| 358 | .previous | ||
| 359 | |||
| 360 | membar #Sync | ||
| 361 | add %g6, TI_FPREGS, %g2 | ||
| 362 | andcc %g1, FPRS_DL, %g0 | ||
| 363 | be,pn %icc, 4f | ||
| 364 | mov 0x40, %g3 | ||
| 365 | stda %f0, [%g2] ASI_BLK_S | ||
| 366 | stda %f16, [%g2 + %g3] ASI_BLK_S | ||
| 367 | andcc %g1, FPRS_DU, %g0 | ||
| 368 | be,pn %icc, 5f | ||
| 369 | 4: add %g2, 128, %g2 | ||
| 370 | stda %f32, [%g2] ASI_BLK_S | ||
| 371 | stda %f48, [%g2 + %g3] ASI_BLK_S | ||
| 372 | 5: mov SECONDARY_CONTEXT, %g1 | ||
| 373 | membar #Sync | ||
| 374 | |||
| 375 | 661: stxa %g5, [%g1] ASI_DMMU | ||
| 376 | .section .sun4v_1insn_patch, "ax" | ||
| 377 | .word 661b | ||
| 378 | stxa %g5, [%g1] ASI_MMU | ||
| 379 | .previous | ||
| 380 | |||
| 381 | membar #Sync | ||
| 382 | ba,pt %xcc, etrap | ||
| 383 | wr %g0, 0, %fprs | ||
| 384 | .size do_fptrap,.-do_fptrap | ||
diff --git a/arch/sparc64/kernel/getsetcc.S b/arch/sparc64/kernel/getsetcc.S new file mode 100644 index 000000000000..a14d272d2061 --- /dev/null +++ b/arch/sparc64/kernel/getsetcc.S | |||
| @@ -0,0 +1,24 @@ | |||
| 1 | .globl getcc | ||
| 2 | .type getcc,#function | ||
| 3 | getcc: | ||
| 4 | ldx [%o0 + PT_V9_TSTATE], %o1 | ||
| 5 | srlx %o1, 32, %o1 | ||
| 6 | and %o1, 0xf, %o1 | ||
| 7 | retl | ||
| 8 | stx %o1, [%o0 + PT_V9_G1] | ||
| 9 | .size getcc,.-getcc | ||
| 10 | |||
| 11 | .globl setcc | ||
| 12 | .type setcc,#function | ||
| 13 | setcc: | ||
| 14 | ldx [%o0 + PT_V9_TSTATE], %o1 | ||
| 15 | ldx [%o0 + PT_V9_G1], %o2 | ||
| 16 | or %g0, %ulo(TSTATE_ICC), %o3 | ||
| 17 | sllx %o3, 32, %o3 | ||
| 18 | andn %o1, %o3, %o1 | ||
| 19 | sllx %o2, 32, %o2 | ||
| 20 | and %o2, %o3, %o2 | ||
| 21 | or %o1, %o2, %o1 | ||
| 22 | retl | ||
| 23 | stx %o1, [%o0 + PT_V9_TSTATE] | ||
| 24 | .size setcc,.-setcc | ||
diff --git a/arch/sparc64/kernel/head.S b/arch/sparc64/kernel/head.S index 34f8ff57c56b..c9afef093d51 100644 --- a/arch/sparc64/kernel/head.S +++ b/arch/sparc64/kernel/head.S | |||
| @@ -27,6 +27,10 @@ | |||
| 27 | #include <asm/ttable.h> | 27 | #include <asm/ttable.h> |
| 28 | #include <asm/mmu.h> | 28 | #include <asm/mmu.h> |
| 29 | #include <asm/cpudata.h> | 29 | #include <asm/cpudata.h> |
| 30 | #include <asm/pil.h> | ||
| 31 | #include <asm/estate.h> | ||
| 32 | #include <asm/sfafsr.h> | ||
| 33 | #include <asm/unistd.h> | ||
| 30 | 34 | ||
| 31 | /* This section from from _start to sparc64_boot_end should fit into | 35 | /* This section from from _start to sparc64_boot_end should fit into |
| 32 | * 0x0000000000404000 to 0x0000000000408000. | 36 | * 0x0000000000404000 to 0x0000000000408000. |
| @@ -823,7 +827,16 @@ sparc64_boot_end: | |||
| 823 | #include "etrap.S" | 827 | #include "etrap.S" |
| 824 | #include "rtrap.S" | 828 | #include "rtrap.S" |
| 825 | #include "winfixup.S" | 829 | #include "winfixup.S" |
| 826 | #include "entry.S" | 830 | #include "fpu_traps.S" |
| 831 | #include "ivec.S" | ||
| 832 | #include "getsetcc.S" | ||
| 833 | #include "utrap.S" | ||
| 834 | #include "spiterrs.S" | ||
| 835 | #include "cherrs.S" | ||
| 836 | #include "misctrap.S" | ||
| 837 | #include "syscalls.S" | ||
| 838 | #include "helpers.S" | ||
| 839 | #include "hvcalls.S" | ||
| 827 | #include "sun4v_tlb_miss.S" | 840 | #include "sun4v_tlb_miss.S" |
| 828 | #include "sun4v_ivec.S" | 841 | #include "sun4v_ivec.S" |
| 829 | #include "ktlb.S" | 842 | #include "ktlb.S" |
diff --git a/arch/sparc64/kernel/helpers.S b/arch/sparc64/kernel/helpers.S new file mode 100644 index 000000000000..314dd0c9fc5b --- /dev/null +++ b/arch/sparc64/kernel/helpers.S | |||
| @@ -0,0 +1,63 @@ | |||
| 1 | .align 32 | ||
| 2 | .globl __flushw_user | ||
| 3 | .type __flushw_user,#function | ||
| 4 | __flushw_user: | ||
| 5 | rdpr %otherwin, %g1 | ||
| 6 | brz,pn %g1, 2f | ||
| 7 | clr %g2 | ||
| 8 | 1: save %sp, -128, %sp | ||
| 9 | rdpr %otherwin, %g1 | ||
| 10 | brnz,pt %g1, 1b | ||
| 11 | add %g2, 1, %g2 | ||
| 12 | 1: sub %g2, 1, %g2 | ||
| 13 | brnz,pt %g2, 1b | ||
| 14 | restore %g0, %g0, %g0 | ||
| 15 | 2: retl | ||
| 16 | nop | ||
| 17 | .size __flushw_user,.-__flushw_user | ||
| 18 | |||
| 19 | /* Flush %fp and %i7 to the stack for all register | ||
| 20 | * windows active inside of the cpu. This allows | ||
| 21 | * show_stack_trace() to avoid using an expensive | ||
| 22 | * 'flushw'. | ||
| 23 | */ | ||
| 24 | .globl stack_trace_flush | ||
| 25 | .type stack_trace_flush,#function | ||
| 26 | stack_trace_flush: | ||
| 27 | rdpr %pstate, %o0 | ||
| 28 | wrpr %o0, PSTATE_IE, %pstate | ||
| 29 | |||
| 30 | rdpr %cwp, %g1 | ||
| 31 | rdpr %canrestore, %g2 | ||
| 32 | sub %g1, 1, %g3 | ||
| 33 | |||
| 34 | 1: brz,pn %g2, 2f | ||
| 35 | sub %g2, 1, %g2 | ||
| 36 | wrpr %g3, %cwp | ||
| 37 | stx %fp, [%sp + STACK_BIAS + RW_V9_I6] | ||
| 38 | stx %i7, [%sp + STACK_BIAS + RW_V9_I7] | ||
| 39 | ba,pt %xcc, 1b | ||
| 40 | sub %g3, 1, %g3 | ||
| 41 | |||
| 42 | 2: wrpr %g1, %cwp | ||
| 43 | wrpr %o0, %pstate | ||
| 44 | |||
| 45 | retl | ||
| 46 | nop | ||
| 47 | .size stack_trace_flush,.-stack_trace_flush | ||
| 48 | |||
| 49 | #ifdef CONFIG_SMP | ||
| 50 | .globl hard_smp_processor_id | ||
| 51 | .type hard_smp_processor_id,#function | ||
| 52 | hard_smp_processor_id: | ||
| 53 | #endif | ||
| 54 | .globl real_hard_smp_processor_id | ||
| 55 | .type real_hard_smp_processor_id,#function | ||
| 56 | real_hard_smp_processor_id: | ||
| 57 | __GET_CPUID(%o0) | ||
| 58 | retl | ||
| 59 | nop | ||
| 60 | #ifdef CONFIG_SMP | ||
| 61 | .size hard_smp_processor_id,.-hard_smp_processor_id | ||
| 62 | #endif | ||
| 63 | .size real_hard_smp_processor_id,.-real_hard_smp_processor_id | ||
diff --git a/arch/sparc64/kernel/hvcalls.S b/arch/sparc64/kernel/hvcalls.S new file mode 100644 index 000000000000..a2810f3ac70f --- /dev/null +++ b/arch/sparc64/kernel/hvcalls.S | |||
| @@ -0,0 +1,886 @@ | |||
| 1 | /* %o0: devhandle | ||
| 2 | * %o1: devino | ||
| 3 | * | ||
| 4 | * returns %o0: sysino | ||
| 5 | */ | ||
| 6 | .globl sun4v_devino_to_sysino | ||
| 7 | .type sun4v_devino_to_sysino,#function | ||
| 8 | sun4v_devino_to_sysino: | ||
| 9 | mov HV_FAST_INTR_DEVINO2SYSINO, %o5 | ||
| 10 | ta HV_FAST_TRAP | ||
| 11 | retl | ||
| 12 | mov %o1, %o0 | ||
| 13 | .size sun4v_devino_to_sysino, .-sun4v_devino_to_sysino | ||
| 14 | |||
| 15 | /* %o0: sysino | ||
| 16 | * | ||
| 17 | * returns %o0: intr_enabled (HV_INTR_{DISABLED,ENABLED}) | ||
| 18 | */ | ||
| 19 | .globl sun4v_intr_getenabled | ||
| 20 | .type sun4v_intr_getenabled,#function | ||
| 21 | sun4v_intr_getenabled: | ||
| 22 | mov HV_FAST_INTR_GETENABLED, %o5 | ||
| 23 | ta HV_FAST_TRAP | ||
| 24 | retl | ||
| 25 | mov %o1, %o0 | ||
| 26 | .size sun4v_intr_getenabled, .-sun4v_intr_getenabled | ||
| 27 | |||
| 28 | /* %o0: sysino | ||
| 29 | * %o1: intr_enabled (HV_INTR_{DISABLED,ENABLED}) | ||
| 30 | */ | ||
| 31 | .globl sun4v_intr_setenabled | ||
| 32 | .type sun4v_intr_setenabled,#function | ||
| 33 | sun4v_intr_setenabled: | ||
| 34 | mov HV_FAST_INTR_SETENABLED, %o5 | ||
| 35 | ta HV_FAST_TRAP | ||
| 36 | retl | ||
| 37 | nop | ||
| 38 | .size sun4v_intr_setenabled, .-sun4v_intr_setenabled | ||
| 39 | |||
| 40 | /* %o0: sysino | ||
| 41 | * | ||
| 42 | * returns %o0: intr_state (HV_INTR_STATE_*) | ||
| 43 | */ | ||
| 44 | .globl sun4v_intr_getstate | ||
| 45 | .type sun4v_intr_getstate,#function | ||
| 46 | sun4v_intr_getstate: | ||
| 47 | mov HV_FAST_INTR_GETSTATE, %o5 | ||
| 48 | ta HV_FAST_TRAP | ||
| 49 | retl | ||
| 50 | mov %o1, %o0 | ||
| 51 | .size sun4v_intr_getstate, .-sun4v_intr_getstate | ||
| 52 | |||
| 53 | /* %o0: sysino | ||
| 54 | * %o1: intr_state (HV_INTR_STATE_*) | ||
| 55 | */ | ||
| 56 | .globl sun4v_intr_setstate | ||
| 57 | .type sun4v_intr_setstate,#function | ||
| 58 | sun4v_intr_setstate: | ||
| 59 | mov HV_FAST_INTR_SETSTATE, %o5 | ||
| 60 | ta HV_FAST_TRAP | ||
| 61 | retl | ||
| 62 | nop | ||
| 63 | .size sun4v_intr_setstate, .-sun4v_intr_setstate | ||
| 64 | |||
| 65 | /* %o0: sysino | ||
| 66 | * | ||
| 67 | * returns %o0: cpuid | ||
| 68 | */ | ||
| 69 | .globl sun4v_intr_gettarget | ||
| 70 | .type sun4v_intr_gettarget,#function | ||
| 71 | sun4v_intr_gettarget: | ||
| 72 | mov HV_FAST_INTR_GETTARGET, %o5 | ||
| 73 | ta HV_FAST_TRAP | ||
| 74 | retl | ||
| 75 | mov %o1, %o0 | ||
| 76 | .size sun4v_intr_gettarget, .-sun4v_intr_gettarget | ||
| 77 | |||
| 78 | /* %o0: sysino | ||
| 79 | * %o1: cpuid | ||
| 80 | */ | ||
| 81 | .globl sun4v_intr_settarget | ||
| 82 | .type sun4v_intr_settarget,#function | ||
| 83 | sun4v_intr_settarget: | ||
| 84 | mov HV_FAST_INTR_SETTARGET, %o5 | ||
| 85 | ta HV_FAST_TRAP | ||
| 86 | retl | ||
| 87 | nop | ||
| 88 | .size sun4v_intr_settarget, .-sun4v_intr_settarget | ||
| 89 | |||
| 90 | /* %o0: cpuid | ||
| 91 | * %o1: pc | ||
| 92 | * %o2: rtba | ||
| 93 | * %o3: arg0 | ||
| 94 | * | ||
| 95 | * returns %o0: status | ||
| 96 | */ | ||
| 97 | .globl sun4v_cpu_start | ||
| 98 | .type sun4v_cpu_start,#function | ||
| 99 | sun4v_cpu_start: | ||
| 100 | mov HV_FAST_CPU_START, %o5 | ||
| 101 | ta HV_FAST_TRAP | ||
| 102 | retl | ||
| 103 | nop | ||
| 104 | .size sun4v_cpu_start, .-sun4v_cpu_start | ||
| 105 | |||
| 106 | /* %o0: cpuid | ||
| 107 | * | ||
| 108 | * returns %o0: status | ||
| 109 | */ | ||
| 110 | .globl sun4v_cpu_stop | ||
| 111 | .type sun4v_cpu_stop,#function | ||
| 112 | sun4v_cpu_stop: | ||
| 113 | mov HV_FAST_CPU_STOP, %o5 | ||
| 114 | ta HV_FAST_TRAP | ||
| 115 | retl | ||
| 116 | nop | ||
| 117 | .size sun4v_cpu_stop, .-sun4v_cpu_stop | ||
| 118 | |||
| 119 | /* returns %o0: status */ | ||
| 120 | .globl sun4v_cpu_yield | ||
| 121 | .type sun4v_cpu_yield, #function | ||
| 122 | sun4v_cpu_yield: | ||
| 123 | mov HV_FAST_CPU_YIELD, %o5 | ||
| 124 | ta HV_FAST_TRAP | ||
| 125 | retl | ||
| 126 | nop | ||
| 127 | .size sun4v_cpu_yield, .-sun4v_cpu_yield | ||
| 128 | |||
| 129 | /* %o0: type | ||
| 130 | * %o1: queue paddr | ||
| 131 | * %o2: num queue entries | ||
| 132 | * | ||
| 133 | * returns %o0: status | ||
| 134 | */ | ||
| 135 | .globl sun4v_cpu_qconf | ||
| 136 | .type sun4v_cpu_qconf,#function | ||
| 137 | sun4v_cpu_qconf: | ||
| 138 | mov HV_FAST_CPU_QCONF, %o5 | ||
| 139 | ta HV_FAST_TRAP | ||
| 140 | retl | ||
| 141 | nop | ||
| 142 | .size sun4v_cpu_qconf, .-sun4v_cpu_qconf | ||
| 143 | |||
| 144 | /* %o0: num cpus in cpu list | ||
| 145 | * %o1: cpu list paddr | ||
| 146 | * %o2: mondo block paddr | ||
| 147 | * | ||
| 148 | * returns %o0: status | ||
| 149 | */ | ||
| 150 | .globl sun4v_cpu_mondo_send | ||
| 151 | .type sun4v_cpu_mondo_send,#function | ||
| 152 | sun4v_cpu_mondo_send: | ||
| 153 | mov HV_FAST_CPU_MONDO_SEND, %o5 | ||
| 154 | ta HV_FAST_TRAP | ||
| 155 | retl | ||
| 156 | nop | ||
| 157 | .size sun4v_cpu_mondo_send, .-sun4v_cpu_mondo_send | ||
| 158 | |||
| 159 | /* %o0: CPU ID | ||
| 160 | * | ||
| 161 | * returns %o0: -status if status non-zero, else | ||
| 162 | * %o0: cpu state as HV_CPU_STATE_* | ||
| 163 | */ | ||
| 164 | .globl sun4v_cpu_state | ||
| 165 | .type sun4v_cpu_state,#function | ||
| 166 | sun4v_cpu_state: | ||
| 167 | mov HV_FAST_CPU_STATE, %o5 | ||
| 168 | ta HV_FAST_TRAP | ||
| 169 | brnz,pn %o0, 1f | ||
| 170 | sub %g0, %o0, %o0 | ||
| 171 | mov %o1, %o0 | ||
| 172 | 1: retl | ||
| 173 | nop | ||
| 174 | .size sun4v_cpu_state, .-sun4v_cpu_state | ||
| 175 | |||
| 176 | /* %o0: virtual address | ||
| 177 | * %o1: must be zero | ||
| 178 | * %o2: TTE | ||
| 179 | * %o3: HV_MMU_* flags | ||
| 180 | * | ||
| 181 | * returns %o0: status | ||
| 182 | */ | ||
| 183 | .globl sun4v_mmu_map_perm_addr | ||
| 184 | .type sun4v_mmu_map_perm_addr,#function | ||
| 185 | sun4v_mmu_map_perm_addr: | ||
| 186 | mov HV_FAST_MMU_MAP_PERM_ADDR, %o5 | ||
| 187 | ta HV_FAST_TRAP | ||
| 188 | retl | ||
| 189 | nop | ||
| 190 | .size sun4v_mmu_map_perm_addr, .-sun4v_mmu_map_perm_addr | ||
| 191 | |||
| 192 | /* %o0: number of TSB descriptions | ||
| 193 | * %o1: TSB descriptions real address | ||
| 194 | * | ||
| 195 | * returns %o0: status | ||
| 196 | */ | ||
| 197 | .globl sun4v_mmu_tsb_ctx0 | ||
| 198 | .type sun4v_mmu_tsb_ctx0,#function | ||
| 199 | sun4v_mmu_tsb_ctx0: | ||
| 200 | mov HV_FAST_MMU_TSB_CTX0, %o5 | ||
| 201 | ta HV_FAST_TRAP | ||
| 202 | retl | ||
| 203 | nop | ||
| 204 | .size sun4v_mmu_tsb_ctx0, .-sun4v_mmu_tsb_ctx0 | ||
| 205 | |||
| 206 | /* %o0: API group number | ||
| 207 | * %o1: pointer to unsigned long major number storage | ||
| 208 | * %o2: pointer to unsigned long minor number storage | ||
| 209 | * | ||
| 210 | * returns %o0: status | ||
| 211 | */ | ||
| 212 | .globl sun4v_get_version | ||
| 213 | .type sun4v_get_version,#function | ||
| 214 | sun4v_get_version: | ||
| 215 | mov HV_CORE_GET_VER, %o5 | ||
| 216 | mov %o1, %o3 | ||
| 217 | mov %o2, %o4 | ||
| 218 | ta HV_CORE_TRAP | ||
| 219 | stx %o1, [%o3] | ||
| 220 | retl | ||
| 221 | stx %o2, [%o4] | ||
| 222 | .size sun4v_get_version, .-sun4v_get_version | ||
| 223 | |||
| 224 | /* %o0: API group number | ||
| 225 | * %o1: desired major number | ||
| 226 | * %o2: desired minor number | ||
| 227 | * %o3: pointer to unsigned long actual minor number storage | ||
| 228 | * | ||
| 229 | * returns %o0: status | ||
| 230 | */ | ||
| 231 | .globl sun4v_set_version | ||
| 232 | .type sun4v_set_version,#function | ||
| 233 | sun4v_set_version: | ||
| 234 | mov HV_CORE_SET_VER, %o5 | ||
| 235 | mov %o3, %o4 | ||
| 236 | ta HV_CORE_TRAP | ||
| 237 | retl | ||
| 238 | stx %o1, [%o4] | ||
| 239 | .size sun4v_set_version, .-sun4v_set_version | ||
| 240 | |||
| 241 | /* %o0: pointer to unsigned long time | ||
| 242 | * | ||
| 243 | * returns %o0: status | ||
| 244 | */ | ||
| 245 | .globl sun4v_tod_get | ||
| 246 | .type sun4v_tod_get,#function | ||
| 247 | sun4v_tod_get: | ||
| 248 | mov %o0, %o4 | ||
| 249 | mov HV_FAST_TOD_GET, %o5 | ||
| 250 | ta HV_FAST_TRAP | ||
| 251 | stx %o1, [%o4] | ||
| 252 | retl | ||
| 253 | nop | ||
| 254 | .size sun4v_tod_get, .-sun4v_tod_get | ||
| 255 | |||
| 256 | /* %o0: time | ||
| 257 | * | ||
| 258 | * returns %o0: status | ||
| 259 | */ | ||
| 260 | .globl sun4v_tod_set | ||
| 261 | .type sun4v_tod_set,#function | ||
| 262 | sun4v_tod_set: | ||
| 263 | mov HV_FAST_TOD_SET, %o5 | ||
| 264 | ta HV_FAST_TRAP | ||
| 265 | retl | ||
| 266 | nop | ||
| 267 | .size sun4v_tod_set, .-sun4v_tod_set | ||
| 268 | |||
| 269 | /* %o0: pointer to unsigned long status | ||
| 270 | * | ||
| 271 | * returns %o0: signed character | ||
| 272 | */ | ||
| 273 | .globl sun4v_con_getchar | ||
| 274 | .type sun4v_con_getchar,#function | ||
| 275 | sun4v_con_getchar: | ||
| 276 | mov %o0, %o4 | ||
| 277 | mov HV_FAST_CONS_GETCHAR, %o5 | ||
| 278 | clr %o0 | ||
| 279 | clr %o1 | ||
| 280 | ta HV_FAST_TRAP | ||
| 281 | stx %o0, [%o4] | ||
| 282 | retl | ||
| 283 | sra %o1, 0, %o0 | ||
| 284 | .size sun4v_con_getchar, .-sun4v_con_getchar | ||
| 285 | |||
| 286 | /* %o0: signed long character | ||
| 287 | * | ||
| 288 | * returns %o0: status | ||
| 289 | */ | ||
| 290 | .globl sun4v_con_putchar | ||
| 291 | .type sun4v_con_putchar,#function | ||
| 292 | sun4v_con_putchar: | ||
| 293 | mov HV_FAST_CONS_PUTCHAR, %o5 | ||
| 294 | ta HV_FAST_TRAP | ||
| 295 | retl | ||
| 296 | sra %o0, 0, %o0 | ||
| 297 | .size sun4v_con_putchar, .-sun4v_con_putchar | ||
| 298 | |||
| 299 | /* %o0: buffer real address | ||
| 300 | * %o1: buffer size | ||
| 301 | * %o2: pointer to unsigned long bytes_read | ||
| 302 | * | ||
| 303 | * returns %o0: status | ||
| 304 | */ | ||
| 305 | .globl sun4v_con_read | ||
| 306 | .type sun4v_con_read,#function | ||
| 307 | sun4v_con_read: | ||
| 308 | mov %o2, %o4 | ||
| 309 | mov HV_FAST_CONS_READ, %o5 | ||
| 310 | ta HV_FAST_TRAP | ||
| 311 | brnz %o0, 1f | ||
| 312 | cmp %o1, -1 /* break */ | ||
| 313 | be,a,pn %icc, 1f | ||
| 314 | mov %o1, %o0 | ||
| 315 | cmp %o1, -2 /* hup */ | ||
| 316 | be,a,pn %icc, 1f | ||
| 317 | mov %o1, %o0 | ||
| 318 | stx %o1, [%o4] | ||
| 319 | 1: retl | ||
| 320 | nop | ||
| 321 | .size sun4v_con_read, .-sun4v_con_read | ||
| 322 | |||
| 323 | /* %o0: buffer real address | ||
| 324 | * %o1: buffer size | ||
| 325 | * %o2: pointer to unsigned long bytes_written | ||
| 326 | * | ||
| 327 | * returns %o0: status | ||
| 328 | */ | ||
| 329 | .globl sun4v_con_write | ||
| 330 | .type sun4v_con_write,#function | ||
| 331 | sun4v_con_write: | ||
| 332 | mov %o2, %o4 | ||
| 333 | mov HV_FAST_CONS_WRITE, %o5 | ||
| 334 | ta HV_FAST_TRAP | ||
| 335 | stx %o1, [%o4] | ||
| 336 | retl | ||
| 337 | nop | ||
| 338 | .size sun4v_con_write, .-sun4v_con_write | ||
| 339 | |||
| 340 | /* %o0: soft state | ||
| 341 | * %o1: address of description string | ||
| 342 | * | ||
| 343 | * returns %o0: status | ||
| 344 | */ | ||
| 345 | .globl sun4v_mach_set_soft_state | ||
| 346 | .type sun4v_mach_set_soft_state,#function | ||
| 347 | sun4v_mach_set_soft_state: | ||
| 348 | mov HV_FAST_MACH_SET_SOFT_STATE, %o5 | ||
| 349 | ta HV_FAST_TRAP | ||
| 350 | retl | ||
| 351 | nop | ||
| 352 | .size sun4v_mach_set_soft_state, .-sun4v_mach_set_soft_state | ||
| 353 | |||
| 354 | /* %o0: exit code | ||
| 355 | * | ||
| 356 | * Does not return. | ||
| 357 | */ | ||
| 358 | .globl sun4v_mach_exit | ||
| 359 | .type sun4v_mach_exit,#function | ||
| 360 | sun4v_mach_exit: | ||
| 361 | mov HV_FAST_MACH_EXIT, %o5 | ||
| 362 | ta HV_FAST_TRAP | ||
| 363 | retl | ||
| 364 | nop | ||
| 365 | .size sun4v_mach_exit, .-sun4v_mach_exit | ||
| 366 | |||
| 367 | /* %o0: buffer real address | ||
| 368 | * %o1: buffer length | ||
| 369 | * %o2: pointer to unsigned long real_buf_len | ||
| 370 | * | ||
| 371 | * returns %o0: status | ||
| 372 | */ | ||
| 373 | .globl sun4v_mach_desc | ||
| 374 | .type sun4v_mach_desc,#function | ||
| 375 | sun4v_mach_desc: | ||
| 376 | mov %o2, %o4 | ||
| 377 | mov HV_FAST_MACH_DESC, %o5 | ||
| 378 | ta HV_FAST_TRAP | ||
| 379 | stx %o1, [%o4] | ||
| 380 | retl | ||
| 381 | nop | ||
| 382 | .size sun4v_mach_desc, .-sun4v_mach_desc | ||
| 383 | |||
| 384 | /* %o0: new timeout in milliseconds | ||
| 385 | * %o1: pointer to unsigned long orig_timeout | ||
| 386 | * | ||
| 387 | * returns %o0: status | ||
| 388 | */ | ||
| 389 | .globl sun4v_mach_set_watchdog | ||
| 390 | .type sun4v_mach_set_watchdog,#function | ||
| 391 | sun4v_mach_set_watchdog: | ||
| 392 | mov %o1, %o4 | ||
| 393 | mov HV_FAST_MACH_SET_WATCHDOG, %o5 | ||
| 394 | ta HV_FAST_TRAP | ||
| 395 | stx %o1, [%o4] | ||
| 396 | retl | ||
| 397 | nop | ||
| 398 | .size sun4v_mach_set_watchdog, .-sun4v_mach_set_watchdog | ||
| 399 | |||
| 400 | /* No inputs and does not return. */ | ||
| 401 | .globl sun4v_mach_sir | ||
| 402 | .type sun4v_mach_sir,#function | ||
| 403 | sun4v_mach_sir: | ||
| 404 | mov %o1, %o4 | ||
| 405 | mov HV_FAST_MACH_SIR, %o5 | ||
| 406 | ta HV_FAST_TRAP | ||
| 407 | stx %o1, [%o4] | ||
| 408 | retl | ||
| 409 | nop | ||
| 410 | .size sun4v_mach_sir, .-sun4v_mach_sir | ||
| 411 | |||
| 412 | /* %o0: channel | ||
| 413 | * %o1: ra | ||
| 414 | * %o2: num_entries | ||
| 415 | * | ||
| 416 | * returns %o0: status | ||
| 417 | */ | ||
| 418 | .globl sun4v_ldc_tx_qconf | ||
| 419 | .type sun4v_ldc_tx_qconf,#function | ||
| 420 | sun4v_ldc_tx_qconf: | ||
| 421 | mov HV_FAST_LDC_TX_QCONF, %o5 | ||
| 422 | ta HV_FAST_TRAP | ||
| 423 | retl | ||
| 424 | nop | ||
| 425 | .size sun4v_ldc_tx_qconf, .-sun4v_ldc_tx_qconf | ||
| 426 | |||
| 427 | /* %o0: channel | ||
| 428 | * %o1: pointer to unsigned long ra | ||
| 429 | * %o2: pointer to unsigned long num_entries | ||
| 430 | * | ||
| 431 | * returns %o0: status | ||
| 432 | */ | ||
| 433 | .globl sun4v_ldc_tx_qinfo | ||
| 434 | .type sun4v_ldc_tx_qinfo,#function | ||
| 435 | sun4v_ldc_tx_qinfo: | ||
| 436 | mov %o1, %g1 | ||
| 437 | mov %o2, %g2 | ||
| 438 | mov HV_FAST_LDC_TX_QINFO, %o5 | ||
| 439 | ta HV_FAST_TRAP | ||
| 440 | stx %o1, [%g1] | ||
| 441 | stx %o2, [%g2] | ||
| 442 | retl | ||
| 443 | nop | ||
| 444 | .size sun4v_ldc_tx_qinfo, .-sun4v_ldc_tx_qinfo | ||
| 445 | |||
| 446 | /* %o0: channel | ||
| 447 | * %o1: pointer to unsigned long head_off | ||
| 448 | * %o2: pointer to unsigned long tail_off | ||
| 449 | * %o2: pointer to unsigned long chan_state | ||
| 450 | * | ||
| 451 | * returns %o0: status | ||
| 452 | */ | ||
| 453 | .globl sun4v_ldc_tx_get_state | ||
| 454 | .type sun4v_ldc_tx_get_state,#function | ||
| 455 | sun4v_ldc_tx_get_state: | ||
| 456 | mov %o1, %g1 | ||
| 457 | mov %o2, %g2 | ||
| 458 | mov %o3, %g3 | ||
| 459 | mov HV_FAST_LDC_TX_GET_STATE, %o5 | ||
| 460 | ta HV_FAST_TRAP | ||
| 461 | stx %o1, [%g1] | ||
| 462 | stx %o2, [%g2] | ||
| 463 | stx %o3, [%g3] | ||
| 464 | retl | ||
| 465 | nop | ||
| 466 | .size sun4v_ldc_tx_get_state, .-sun4v_ldc_tx_get_state | ||
| 467 | |||
| 468 | /* %o0: channel | ||
| 469 | * %o1: tail_off | ||
| 470 | * | ||
| 471 | * returns %o0: status | ||
| 472 | */ | ||
| 473 | .globl sun4v_ldc_tx_set_qtail | ||
| 474 | .type sun4v_ldc_tx_set_qtail,#function | ||
| 475 | sun4v_ldc_tx_set_qtail: | ||
| 476 | mov HV_FAST_LDC_TX_SET_QTAIL, %o5 | ||
| 477 | ta HV_FAST_TRAP | ||
| 478 | retl | ||
| 479 | nop | ||
| 480 | .size sun4v_ldc_tx_set_qtail, .-sun4v_ldc_tx_set_qtail | ||
| 481 | |||
| 482 | /* %o0: channel | ||
| 483 | * %o1: ra | ||
| 484 | * %o2: num_entries | ||
| 485 | * | ||
| 486 | * returns %o0: status | ||
| 487 | */ | ||
| 488 | .globl sun4v_ldc_rx_qconf | ||
| 489 | .type sun4v_ldc_rx_qconf,#function | ||
| 490 | sun4v_ldc_rx_qconf: | ||
| 491 | mov HV_FAST_LDC_RX_QCONF, %o5 | ||
| 492 | ta HV_FAST_TRAP | ||
| 493 | retl | ||
| 494 | nop | ||
| 495 | .size sun4v_ldc_rx_qconf, .-sun4v_ldc_rx_qconf | ||
| 496 | |||
| 497 | /* %o0: channel | ||
| 498 | * %o1: pointer to unsigned long ra | ||
| 499 | * %o2: pointer to unsigned long num_entries | ||
| 500 | * | ||
| 501 | * returns %o0: status | ||
| 502 | */ | ||
| 503 | .globl sun4v_ldc_rx_qinfo | ||
| 504 | .type sun4v_ldc_rx_qinfo,#function | ||
| 505 | sun4v_ldc_rx_qinfo: | ||
| 506 | mov %o1, %g1 | ||
| 507 | mov %o2, %g2 | ||
| 508 | mov HV_FAST_LDC_RX_QINFO, %o5 | ||
| 509 | ta HV_FAST_TRAP | ||
| 510 | stx %o1, [%g1] | ||
| 511 | stx %o2, [%g2] | ||
| 512 | retl | ||
| 513 | nop | ||
| 514 | .size sun4v_ldc_rx_qinfo, .-sun4v_ldc_rx_qinfo | ||
| 515 | |||
| 516 | /* %o0: channel | ||
| 517 | * %o1: pointer to unsigned long head_off | ||
| 518 | * %o2: pointer to unsigned long tail_off | ||
| 519 | * %o2: pointer to unsigned long chan_state | ||
| 520 | * | ||
| 521 | * returns %o0: status | ||
| 522 | */ | ||
| 523 | .globl sun4v_ldc_rx_get_state | ||
| 524 | .type sun4v_ldc_rx_get_state,#function | ||
| 525 | sun4v_ldc_rx_get_state: | ||
| 526 | mov %o1, %g1 | ||
| 527 | mov %o2, %g2 | ||
| 528 | mov %o3, %g3 | ||
| 529 | mov HV_FAST_LDC_RX_GET_STATE, %o5 | ||
| 530 | ta HV_FAST_TRAP | ||
| 531 | stx %o1, [%g1] | ||
| 532 | stx %o2, [%g2] | ||
| 533 | stx %o3, [%g3] | ||
| 534 | retl | ||
| 535 | nop | ||
| 536 | .size sun4v_ldc_rx_get_state, .-sun4v_ldc_rx_get_state | ||
| 537 | |||
| 538 | /* %o0: channel | ||
| 539 | * %o1: head_off | ||
| 540 | * | ||
| 541 | * returns %o0: status | ||
| 542 | */ | ||
| 543 | .globl sun4v_ldc_rx_set_qhead | ||
| 544 | .type sun4v_ldc_rx_set_qhead,#function | ||
| 545 | sun4v_ldc_rx_set_qhead: | ||
| 546 | mov HV_FAST_LDC_RX_SET_QHEAD, %o5 | ||
| 547 | ta HV_FAST_TRAP | ||
| 548 | retl | ||
| 549 | nop | ||
| 550 | .size sun4v_ldc_rx_set_qhead, .-sun4v_ldc_rx_set_qhead | ||
| 551 | |||
| 552 | /* %o0: channel | ||
| 553 | * %o1: ra | ||
| 554 | * %o2: num_entries | ||
| 555 | * | ||
| 556 | * returns %o0: status | ||
| 557 | */ | ||
| 558 | .globl sun4v_ldc_set_map_table | ||
| 559 | .type sun4v_ldc_set_map_table,#function | ||
| 560 | sun4v_ldc_set_map_table: | ||
| 561 | mov HV_FAST_LDC_SET_MAP_TABLE, %o5 | ||
| 562 | ta HV_FAST_TRAP | ||
| 563 | retl | ||
| 564 | nop | ||
| 565 | .size sun4v_ldc_set_map_table, .-sun4v_ldc_set_map_table | ||
| 566 | |||
| 567 | /* %o0: channel | ||
| 568 | * %o1: pointer to unsigned long ra | ||
| 569 | * %o2: pointer to unsigned long num_entries | ||
| 570 | * | ||
| 571 | * returns %o0: status | ||
| 572 | */ | ||
| 573 | .globl sun4v_ldc_get_map_table | ||
| 574 | .type sun4v_ldc_get_map_table,#function | ||
| 575 | sun4v_ldc_get_map_table: | ||
| 576 | mov %o1, %g1 | ||
| 577 | mov %o2, %g2 | ||
| 578 | mov HV_FAST_LDC_GET_MAP_TABLE, %o5 | ||
| 579 | ta HV_FAST_TRAP | ||
| 580 | stx %o1, [%g1] | ||
| 581 | stx %o2, [%g2] | ||
| 582 | retl | ||
| 583 | nop | ||
| 584 | .size sun4v_ldc_get_map_table, .-sun4v_ldc_get_map_table | ||
| 585 | |||
| 586 | /* %o0: channel | ||
| 587 | * %o1: dir_code | ||
| 588 | * %o2: tgt_raddr | ||
| 589 | * %o3: lcl_raddr | ||
| 590 | * %o4: len | ||
| 591 | * %o5: pointer to unsigned long actual_len | ||
| 592 | * | ||
| 593 | * returns %o0: status | ||
| 594 | */ | ||
| 595 | .globl sun4v_ldc_copy | ||
| 596 | .type sun4v_ldc_copy,#function | ||
| 597 | sun4v_ldc_copy: | ||
| 598 | mov %o5, %g1 | ||
| 599 | mov HV_FAST_LDC_COPY, %o5 | ||
| 600 | ta HV_FAST_TRAP | ||
| 601 | stx %o1, [%g1] | ||
| 602 | retl | ||
| 603 | nop | ||
| 604 | .size sun4v_ldc_copy, .-sun4v_ldc_copy | ||
| 605 | |||
| 606 | /* %o0: channel | ||
| 607 | * %o1: cookie | ||
| 608 | * %o2: pointer to unsigned long ra | ||
| 609 | * %o3: pointer to unsigned long perm | ||
| 610 | * | ||
| 611 | * returns %o0: status | ||
| 612 | */ | ||
| 613 | .globl sun4v_ldc_mapin | ||
| 614 | .type sun4v_ldc_mapin,#function | ||
| 615 | sun4v_ldc_mapin: | ||
| 616 | mov %o2, %g1 | ||
| 617 | mov %o3, %g2 | ||
| 618 | mov HV_FAST_LDC_MAPIN, %o5 | ||
| 619 | ta HV_FAST_TRAP | ||
| 620 | stx %o1, [%g1] | ||
| 621 | stx %o2, [%g2] | ||
| 622 | retl | ||
| 623 | nop | ||
| 624 | .size sun4v_ldc_mapin, .-sun4v_ldc_mapin | ||
| 625 | |||
| 626 | /* %o0: ra | ||
| 627 | * | ||
| 628 | * returns %o0: status | ||
| 629 | */ | ||
| 630 | .globl sun4v_ldc_unmap | ||
| 631 | .type sun4v_ldc_unmap,#function | ||
| 632 | sun4v_ldc_unmap: | ||
| 633 | mov HV_FAST_LDC_UNMAP, %o5 | ||
| 634 | ta HV_FAST_TRAP | ||
| 635 | retl | ||
| 636 | nop | ||
| 637 | .size sun4v_ldc_unmap, .-sun4v_ldc_unmap | ||
| 638 | |||
| 639 | /* %o0: channel | ||
| 640 | * %o1: cookie | ||
| 641 | * %o2: mte_cookie | ||
| 642 | * | ||
| 643 | * returns %o0: status | ||
| 644 | */ | ||
| 645 | .globl sun4v_ldc_revoke | ||
| 646 | .type sun4v_ldc_revoke,#function | ||
| 647 | sun4v_ldc_revoke: | ||
| 648 | mov HV_FAST_LDC_REVOKE, %o5 | ||
| 649 | ta HV_FAST_TRAP | ||
| 650 | retl | ||
| 651 | nop | ||
| 652 | .size sun4v_ldc_revoke, .-sun4v_ldc_revoke | ||
| 653 | |||
| 654 | /* %o0: device handle | ||
| 655 | * %o1: device INO | ||
| 656 | * %o2: pointer to unsigned long cookie | ||
| 657 | * | ||
| 658 | * returns %o0: status | ||
| 659 | */ | ||
| 660 | .globl sun4v_vintr_get_cookie | ||
| 661 | .type sun4v_vintr_get_cookie,#function | ||
| 662 | sun4v_vintr_get_cookie: | ||
| 663 | mov %o2, %g1 | ||
| 664 | mov HV_FAST_VINTR_GET_COOKIE, %o5 | ||
| 665 | ta HV_FAST_TRAP | ||
| 666 | stx %o1, [%g1] | ||
| 667 | retl | ||
| 668 | nop | ||
| 669 | .size sun4v_vintr_get_cookie, .-sun4v_vintr_get_cookie | ||
| 670 | |||
| 671 | /* %o0: device handle | ||
| 672 | * %o1: device INO | ||
| 673 | * %o2: cookie | ||
| 674 | * | ||
| 675 | * returns %o0: status | ||
| 676 | */ | ||
| 677 | .globl sun4v_vintr_set_cookie | ||
| 678 | .type sun4v_vintr_set_cookie,#function | ||
| 679 | sun4v_vintr_set_cookie: | ||
| 680 | mov HV_FAST_VINTR_SET_COOKIE, %o5 | ||
| 681 | ta HV_FAST_TRAP | ||
| 682 | retl | ||
| 683 | nop | ||
| 684 | .size sun4v_vintr_set_cookie, .-sun4v_vintr_set_cookie | ||
| 685 | |||
| 686 | /* %o0: device handle | ||
| 687 | * %o1: device INO | ||
| 688 | * %o2: pointer to unsigned long valid_state | ||
| 689 | * | ||
| 690 | * returns %o0: status | ||
| 691 | */ | ||
| 692 | .globl sun4v_vintr_get_valid | ||
| 693 | .type sun4v_vintr_get_valid,#function | ||
| 694 | sun4v_vintr_get_valid: | ||
| 695 | mov %o2, %g1 | ||
| 696 | mov HV_FAST_VINTR_GET_VALID, %o5 | ||
| 697 | ta HV_FAST_TRAP | ||
| 698 | stx %o1, [%g1] | ||
| 699 | retl | ||
| 700 | nop | ||
| 701 | .size sun4v_vintr_get_valid, .-sun4v_vintr_get_valid | ||
| 702 | |||
| 703 | /* %o0: device handle | ||
| 704 | * %o1: device INO | ||
| 705 | * %o2: valid_state | ||
| 706 | * | ||
| 707 | * returns %o0: status | ||
| 708 | */ | ||
| 709 | .globl sun4v_vintr_set_valid | ||
| 710 | .type sun4v_vintr_set_valid,#function | ||
| 711 | sun4v_vintr_set_valid: | ||
| 712 | mov HV_FAST_VINTR_SET_VALID, %o5 | ||
| 713 | ta HV_FAST_TRAP | ||
| 714 | retl | ||
| 715 | nop | ||
| 716 | .size sun4v_vintr_set_valid, .-sun4v_vintr_set_valid | ||
| 717 | |||
| 718 | /* %o0: device handle | ||
| 719 | * %o1: device INO | ||
| 720 | * %o2: pointer to unsigned long state | ||
| 721 | * | ||
| 722 | * returns %o0: status | ||
| 723 | */ | ||
| 724 | .globl sun4v_vintr_get_state | ||
| 725 | .type sun4v_vintr_get_state,#function | ||
| 726 | sun4v_vintr_get_state: | ||
| 727 | mov %o2, %g1 | ||
| 728 | mov HV_FAST_VINTR_GET_STATE, %o5 | ||
| 729 | ta HV_FAST_TRAP | ||
| 730 | stx %o1, [%g1] | ||
| 731 | retl | ||
| 732 | nop | ||
| 733 | .size sun4v_vintr_get_state, .-sun4v_vintr_get_state | ||
| 734 | |||
| 735 | /* %o0: device handle | ||
| 736 | * %o1: device INO | ||
| 737 | * %o2: state | ||
| 738 | * | ||
| 739 | * returns %o0: status | ||
| 740 | */ | ||
| 741 | .globl sun4v_vintr_set_state | ||
| 742 | .type sun4v_vintr_set_state,#function | ||
| 743 | sun4v_vintr_set_state: | ||
| 744 | mov HV_FAST_VINTR_SET_STATE, %o5 | ||
| 745 | ta HV_FAST_TRAP | ||
| 746 | retl | ||
| 747 | nop | ||
| 748 | .size sun4v_vintr_set_state, .-sun4v_vintr_set_state | ||
| 749 | |||
| 750 | /* %o0: device handle | ||
| 751 | * %o1: device INO | ||
| 752 | * %o2: pointer to unsigned long cpuid | ||
| 753 | * | ||
| 754 | * returns %o0: status | ||
| 755 | */ | ||
| 756 | .globl sun4v_vintr_get_target | ||
| 757 | .type sun4v_vintr_get_target,#function | ||
| 758 | sun4v_vintr_get_target: | ||
| 759 | mov %o2, %g1 | ||
| 760 | mov HV_FAST_VINTR_GET_TARGET, %o5 | ||
| 761 | ta HV_FAST_TRAP | ||
| 762 | stx %o1, [%g1] | ||
| 763 | retl | ||
| 764 | nop | ||
| 765 | .size sun4v_vintr_get_target, .-sun4v_vintr_get_target | ||
| 766 | |||
| 767 | /* %o0: device handle | ||
| 768 | * %o1: device INO | ||
| 769 | * %o2: cpuid | ||
| 770 | * | ||
| 771 | * returns %o0: status | ||
| 772 | */ | ||
| 773 | .globl sun4v_vintr_set_target | ||
| 774 | .type sun4v_vintr_set_target,#function | ||
| 775 | sun4v_vintr_set_target: | ||
| 776 | mov HV_FAST_VINTR_SET_TARGET, %o5 | ||
| 777 | ta HV_FAST_TRAP | ||
| 778 | retl | ||
| 779 | nop | ||
| 780 | .size sun4v_vintr_set_target, .-sun4v_vintr_set_target | ||
| 781 | |||
| 782 | /* %o0: NCS sub-function | ||
| 783 | * %o1: sub-function arg real-address | ||
| 784 | * %o2: sub-function arg size | ||
| 785 | * | ||
| 786 | * returns %o0: status | ||
| 787 | */ | ||
| 788 | .globl sun4v_ncs_request | ||
| 789 | .type sun4v_ncs_request,#function | ||
| 790 | sun4v_ncs_request: | ||
| 791 | mov HV_FAST_NCS_REQUEST, %o5 | ||
| 792 | ta HV_FAST_TRAP | ||
| 793 | retl | ||
| 794 | nop | ||
| 795 | .size sun4v_ncs_request, .-sun4v_ncs_request | ||
| 796 | |||
| 797 | .globl sun4v_svc_send | ||
| 798 | .type sun4v_svc_send,#function | ||
| 799 | sun4v_svc_send: | ||
| 800 | save %sp, -192, %sp | ||
| 801 | mov %i0, %o0 | ||
| 802 | mov %i1, %o1 | ||
| 803 | mov %i2, %o2 | ||
| 804 | mov HV_FAST_SVC_SEND, %o5 | ||
| 805 | ta HV_FAST_TRAP | ||
| 806 | stx %o1, [%i3] | ||
| 807 | ret | ||
| 808 | restore | ||
| 809 | .size sun4v_svc_send, .-sun4v_svc_send | ||
| 810 | |||
| 811 | .globl sun4v_svc_recv | ||
| 812 | .type sun4v_svc_recv,#function | ||
| 813 | sun4v_svc_recv: | ||
| 814 | save %sp, -192, %sp | ||
| 815 | mov %i0, %o0 | ||
| 816 | mov %i1, %o1 | ||
| 817 | mov %i2, %o2 | ||
| 818 | mov HV_FAST_SVC_RECV, %o5 | ||
| 819 | ta HV_FAST_TRAP | ||
| 820 | stx %o1, [%i3] | ||
| 821 | ret | ||
| 822 | restore | ||
| 823 | .size sun4v_svc_recv, .-sun4v_svc_recv | ||
| 824 | |||
| 825 | .globl sun4v_svc_getstatus | ||
| 826 | .type sun4v_svc_getstatus,#function | ||
| 827 | sun4v_svc_getstatus: | ||
| 828 | mov HV_FAST_SVC_GETSTATUS, %o5 | ||
| 829 | mov %o1, %o4 | ||
| 830 | ta HV_FAST_TRAP | ||
| 831 | stx %o1, [%o4] | ||
| 832 | retl | ||
| 833 | nop | ||
| 834 | .size sun4v_svc_getstatus, .-sun4v_svc_getstatus | ||
| 835 | |||
| 836 | .globl sun4v_svc_setstatus | ||
| 837 | .type sun4v_svc_setstatus,#function | ||
| 838 | sun4v_svc_setstatus: | ||
| 839 | mov HV_FAST_SVC_SETSTATUS, %o5 | ||
| 840 | ta HV_FAST_TRAP | ||
| 841 | retl | ||
| 842 | nop | ||
| 843 | .size sun4v_svc_setstatus, .-sun4v_svc_setstatus | ||
| 844 | |||
| 845 | .globl sun4v_svc_clrstatus | ||
| 846 | .type sun4v_svc_clrstatus,#function | ||
| 847 | sun4v_svc_clrstatus: | ||
| 848 | mov HV_FAST_SVC_CLRSTATUS, %o5 | ||
| 849 | ta HV_FAST_TRAP | ||
| 850 | retl | ||
| 851 | nop | ||
| 852 | .size sun4v_svc_clrstatus, .-sun4v_svc_clrstatus | ||
| 853 | |||
| 854 | .globl sun4v_mmustat_conf | ||
| 855 | .type sun4v_mmustat_conf,#function | ||
| 856 | sun4v_mmustat_conf: | ||
| 857 | mov %o1, %o4 | ||
| 858 | mov HV_FAST_MMUSTAT_CONF, %o5 | ||
| 859 | ta HV_FAST_TRAP | ||
| 860 | stx %o1, [%o4] | ||
| 861 | retl | ||
| 862 | nop | ||
| 863 | .size sun4v_mmustat_conf, .-sun4v_mmustat_conf | ||
| 864 | |||
| 865 | .globl sun4v_mmustat_info | ||
| 866 | .type sun4v_mmustat_info,#function | ||
| 867 | sun4v_mmustat_info: | ||
| 868 | mov %o0, %o4 | ||
| 869 | mov HV_FAST_MMUSTAT_INFO, %o5 | ||
| 870 | ta HV_FAST_TRAP | ||
| 871 | stx %o1, [%o4] | ||
| 872 | retl | ||
| 873 | nop | ||
| 874 | .size sun4v_mmustat_info, .-sun4v_mmustat_info | ||
| 875 | |||
| 876 | .globl sun4v_mmu_demap_all | ||
| 877 | .type sun4v_mmu_demap_all,#function | ||
| 878 | sun4v_mmu_demap_all: | ||
| 879 | clr %o0 | ||
| 880 | clr %o1 | ||
| 881 | mov HV_MMU_ALL, %o2 | ||
| 882 | mov HV_FAST_MMU_DEMAP_ALL, %o5 | ||
| 883 | ta HV_FAST_TRAP | ||
| 884 | retl | ||
| 885 | nop | ||
| 886 | .size sun4v_mmu_demap_all, .-sun4v_mmu_demap_all | ||
diff --git a/arch/sparc64/kernel/ivec.S b/arch/sparc64/kernel/ivec.S new file mode 100644 index 000000000000..d29f92ebca5e --- /dev/null +++ b/arch/sparc64/kernel/ivec.S | |||
| @@ -0,0 +1,51 @@ | |||
| 1 | /* The registers for cross calls will be: | ||
| 2 | * | ||
| 3 | * DATA 0: [low 32-bits] Address of function to call, jmp to this | ||
| 4 | * [high 32-bits] MMU Context Argument 0, place in %g5 | ||
| 5 | * DATA 1: Address Argument 1, place in %g1 | ||
| 6 | * DATA 2: Address Argument 2, place in %g7 | ||
| 7 | * | ||
| 8 | * With this method we can do most of the cross-call tlb/cache | ||
| 9 | * flushing very quickly. | ||
| 10 | */ | ||
| 11 | .align 32 | ||
| 12 | .globl do_ivec | ||
| 13 | .type do_ivec,#function | ||
| 14 | do_ivec: | ||
| 15 | mov 0x40, %g3 | ||
| 16 | ldxa [%g3 + %g0] ASI_INTR_R, %g3 | ||
| 17 | sethi %hi(KERNBASE), %g4 | ||
| 18 | cmp %g3, %g4 | ||
| 19 | bgeu,pn %xcc, do_ivec_xcall | ||
| 20 | srlx %g3, 32, %g5 | ||
| 21 | stxa %g0, [%g0] ASI_INTR_RECEIVE | ||
| 22 | membar #Sync | ||
| 23 | |||
| 24 | sethi %hi(ivector_table_pa), %g2 | ||
| 25 | ldx [%g2 + %lo(ivector_table_pa)], %g2 | ||
| 26 | sllx %g3, 4, %g3 | ||
| 27 | add %g2, %g3, %g3 | ||
| 28 | |||
| 29 | TRAP_LOAD_IRQ_WORK_PA(%g6, %g1) | ||
| 30 | |||
| 31 | ldx [%g6], %g5 | ||
| 32 | stxa %g5, [%g3] ASI_PHYS_USE_EC | ||
| 33 | stx %g3, [%g6] | ||
| 34 | wr %g0, 1 << PIL_DEVICE_IRQ, %set_softint | ||
| 35 | retry | ||
| 36 | do_ivec_xcall: | ||
| 37 | mov 0x50, %g1 | ||
| 38 | ldxa [%g1 + %g0] ASI_INTR_R, %g1 | ||
| 39 | srl %g3, 0, %g3 | ||
| 40 | |||
| 41 | mov 0x60, %g7 | ||
| 42 | ldxa [%g7 + %g0] ASI_INTR_R, %g7 | ||
| 43 | stxa %g0, [%g0] ASI_INTR_RECEIVE | ||
| 44 | membar #Sync | ||
| 45 | ba,pt %xcc, 1f | ||
| 46 | nop | ||
| 47 | |||
| 48 | .align 32 | ||
| 49 | 1: jmpl %g3, %g0 | ||
| 50 | nop | ||
| 51 | .size do_ivec,.-do_ivec | ||
diff --git a/arch/sparc64/kernel/misctrap.S b/arch/sparc64/kernel/misctrap.S new file mode 100644 index 000000000000..b257497ddde1 --- /dev/null +++ b/arch/sparc64/kernel/misctrap.S | |||
| @@ -0,0 +1,87 @@ | |||
| 1 | .type __do_privact,#function | ||
| 2 | __do_privact: | ||
| 3 | mov TLB_SFSR, %g3 | ||
| 4 | stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit | ||
| 5 | membar #Sync | ||
| 6 | sethi %hi(109f), %g7 | ||
| 7 | ba,pt %xcc, etrap | ||
| 8 | 109: or %g7, %lo(109b), %g7 | ||
| 9 | call do_privact | ||
| 10 | add %sp, PTREGS_OFF, %o0 | ||
| 11 | ba,pt %xcc, rtrap | ||
| 12 | nop | ||
| 13 | .size __do_privact,.-__do_privact | ||
| 14 | |||
| 15 | .type do_mna,#function | ||
| 16 | do_mna: | ||
| 17 | rdpr %tl, %g3 | ||
| 18 | cmp %g3, 1 | ||
| 19 | |||
| 20 | /* Setup %g4/%g5 now as they are used in the | ||
| 21 | * winfixup code. | ||
| 22 | */ | ||
| 23 | mov TLB_SFSR, %g3 | ||
| 24 | mov DMMU_SFAR, %g4 | ||
| 25 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 26 | ldxa [%g3] ASI_DMMU, %g5 | ||
| 27 | stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit | ||
| 28 | membar #Sync | ||
| 29 | bgu,pn %icc, winfix_mna | ||
| 30 | rdpr %tpc, %g3 | ||
| 31 | |||
| 32 | 1: sethi %hi(109f), %g7 | ||
| 33 | ba,pt %xcc, etrap | ||
| 34 | 109: or %g7, %lo(109b), %g7 | ||
| 35 | mov %l4, %o1 | ||
| 36 | mov %l5, %o2 | ||
| 37 | call mem_address_unaligned | ||
| 38 | add %sp, PTREGS_OFF, %o0 | ||
| 39 | ba,pt %xcc, rtrap | ||
| 40 | nop | ||
| 41 | .size do_mna,.-do_mna | ||
| 42 | |||
| 43 | .type do_lddfmna,#function | ||
| 44 | do_lddfmna: | ||
| 45 | sethi %hi(109f), %g7 | ||
| 46 | mov TLB_SFSR, %g4 | ||
| 47 | ldxa [%g4] ASI_DMMU, %g5 | ||
| 48 | stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit | ||
| 49 | membar #Sync | ||
| 50 | mov DMMU_SFAR, %g4 | ||
| 51 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 52 | ba,pt %xcc, etrap | ||
| 53 | 109: or %g7, %lo(109b), %g7 | ||
| 54 | mov %l4, %o1 | ||
| 55 | mov %l5, %o2 | ||
| 56 | call handle_lddfmna | ||
| 57 | add %sp, PTREGS_OFF, %o0 | ||
| 58 | ba,pt %xcc, rtrap | ||
| 59 | nop | ||
| 60 | .size do_lddfmna,.-do_lddfmna | ||
| 61 | |||
| 62 | .type do_stdfmna,#function | ||
| 63 | do_stdfmna: | ||
| 64 | sethi %hi(109f), %g7 | ||
| 65 | mov TLB_SFSR, %g4 | ||
| 66 | ldxa [%g4] ASI_DMMU, %g5 | ||
| 67 | stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit | ||
| 68 | membar #Sync | ||
| 69 | mov DMMU_SFAR, %g4 | ||
| 70 | ldxa [%g4] ASI_DMMU, %g4 | ||
| 71 | ba,pt %xcc, etrap | ||
| 72 | 109: or %g7, %lo(109b), %g7 | ||
| 73 | mov %l4, %o1 | ||
| 74 | mov %l5, %o2 | ||
| 75 | call handle_stdfmna | ||
| 76 | add %sp, PTREGS_OFF, %o0 | ||
| 77 | ba,pt %xcc, rtrap | ||
| 78 | nop | ||
| 79 | .size do_stdfmna,.-do_stdfmna | ||
| 80 | |||
| 81 | .type breakpoint_trap,#function | ||
| 82 | breakpoint_trap: | ||
| 83 | call sparc_breakpoint | ||
| 84 | add %sp, PTREGS_OFF, %o0 | ||
| 85 | ba,pt %xcc, rtrap | ||
| 86 | nop | ||
| 87 | .size breakpoint_trap,.-breakpoint_trap | ||
diff --git a/arch/sparc64/kernel/spiterrs.S b/arch/sparc64/kernel/spiterrs.S new file mode 100644 index 000000000000..ef902c6f8e3c --- /dev/null +++ b/arch/sparc64/kernel/spiterrs.S | |||
| @@ -0,0 +1,245 @@ | |||
| 1 | /* We need to carefully read the error status, ACK the errors, | ||
| 2 | * prevent recursive traps, and pass the information on to C | ||
| 3 | * code for logging. | ||
| 4 | * | ||
| 5 | * We pass the AFAR in as-is, and we encode the status | ||
| 6 | * information as described in asm-sparc64/sfafsr.h | ||
| 7 | */ | ||
| 8 | .type __spitfire_access_error,#function | ||
| 9 | __spitfire_access_error: | ||
| 10 | /* Disable ESTATE error reporting so that we do not take | ||
| 11 | * recursive traps and RED state the processor. | ||
| 12 | */ | ||
| 13 | stxa %g0, [%g0] ASI_ESTATE_ERROR_EN | ||
| 14 | membar #Sync | ||
| 15 | |||
| 16 | mov UDBE_UE, %g1 | ||
| 17 | ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR | ||
| 18 | |||
| 19 | /* __spitfire_cee_trap branches here with AFSR in %g4 and | ||
| 20 | * UDBE_CE in %g1. It only clears ESTATE_ERR_CE in the ESTATE | ||
| 21 | * Error Enable register. | ||
| 22 | */ | ||
| 23 | __spitfire_cee_trap_continue: | ||
| 24 | ldxa [%g0] ASI_AFAR, %g5 ! Get AFAR | ||
| 25 | |||
| 26 | rdpr %tt, %g3 | ||
| 27 | and %g3, 0x1ff, %g3 ! Paranoia | ||
| 28 | sllx %g3, SFSTAT_TRAP_TYPE_SHIFT, %g3 | ||
| 29 | or %g4, %g3, %g4 | ||
| 30 | rdpr %tl, %g3 | ||
| 31 | cmp %g3, 1 | ||
| 32 | mov 1, %g3 | ||
| 33 | bleu %xcc, 1f | ||
| 34 | sllx %g3, SFSTAT_TL_GT_ONE_SHIFT, %g3 | ||
| 35 | |||
| 36 | or %g4, %g3, %g4 | ||
| 37 | |||
| 38 | /* Read in the UDB error register state, clearing the sticky | ||
| 39 | * error bits as-needed. We only clear them if the UE bit is | ||
| 40 | * set. Likewise, __spitfire_cee_trap below will only do so | ||
| 41 | * if the CE bit is set. | ||
| 42 | * | ||
| 43 | * NOTE: UltraSparc-I/II have high and low UDB error | ||
| 44 | * registers, corresponding to the two UDB units | ||
| 45 | * present on those chips. UltraSparc-IIi only | ||
| 46 | * has a single UDB, called "SDB" in the manual. | ||
| 47 | * For IIi the upper UDB register always reads | ||
| 48 | * as zero so for our purposes things will just | ||
| 49 | * work with the checks below. | ||
| 50 | */ | ||
| 51 | 1: ldxa [%g0] ASI_UDBH_ERROR_R, %g3 | ||
| 52 | and %g3, 0x3ff, %g7 ! Paranoia | ||
| 53 | sllx %g7, SFSTAT_UDBH_SHIFT, %g7 | ||
| 54 | or %g4, %g7, %g4 | ||
| 55 | andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE | ||
| 56 | be,pn %xcc, 1f | ||
| 57 | nop | ||
| 58 | stxa %g3, [%g0] ASI_UDB_ERROR_W | ||
| 59 | membar #Sync | ||
| 60 | |||
| 61 | 1: mov 0x18, %g3 | ||
| 62 | ldxa [%g3] ASI_UDBL_ERROR_R, %g3 | ||
| 63 | and %g3, 0x3ff, %g7 ! Paranoia | ||
| 64 | sllx %g7, SFSTAT_UDBL_SHIFT, %g7 | ||
| 65 | or %g4, %g7, %g4 | ||
| 66 | andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE | ||
| 67 | be,pn %xcc, 1f | ||
| 68 | nop | ||
| 69 | mov 0x18, %g7 | ||
| 70 | stxa %g3, [%g7] ASI_UDB_ERROR_W | ||
| 71 | membar #Sync | ||
| 72 | |||
| 73 | 1: /* Ok, now that we've latched the error state, clear the | ||
| 74 | * sticky bits in the AFSR. | ||
| 75 | */ | ||
| 76 | stxa %g4, [%g0] ASI_AFSR | ||
| 77 | membar #Sync | ||
| 78 | |||
| 79 | rdpr %tl, %g2 | ||
| 80 | cmp %g2, 1 | ||
| 81 | rdpr %pil, %g2 | ||
| 82 | bleu,pt %xcc, 1f | ||
| 83 | wrpr %g0, 15, %pil | ||
| 84 | |||
| 85 | ba,pt %xcc, etraptl1 | ||
| 86 | rd %pc, %g7 | ||
| 87 | |||
| 88 | ba,pt %xcc, 2f | ||
| 89 | nop | ||
| 90 | |||
| 91 | 1: ba,pt %xcc, etrap_irq | ||
| 92 | rd %pc, %g7 | ||
| 93 | |||
| 94 | 2: | ||
| 95 | #ifdef CONFIG_TRACE_IRQFLAGS | ||
| 96 | call trace_hardirqs_off | ||
| 97 | nop | ||
| 98 | #endif | ||
| 99 | mov %l4, %o1 | ||
| 100 | mov %l5, %o2 | ||
| 101 | call spitfire_access_error | ||
| 102 | add %sp, PTREGS_OFF, %o0 | ||
| 103 | ba,pt %xcc, rtrap | ||
| 104 | nop | ||
| 105 | .size __spitfire_access_error,.-__spitfire_access_error | ||
| 106 | |||
| 107 | /* This is the trap handler entry point for ECC correctable | ||
| 108 | * errors. They are corrected, but we listen for the trap so | ||
| 109 | * that the event can be logged. | ||
| 110 | * | ||
| 111 | * Disrupting errors are either: | ||
| 112 | * 1) single-bit ECC errors during UDB reads to system | ||
| 113 | * memory | ||
| 114 | * 2) data parity errors during write-back events | ||
| 115 | * | ||
| 116 | * As far as I can make out from the manual, the CEE trap is | ||
| 117 | * only for correctable errors during memory read accesses by | ||
| 118 | * the front-end of the processor. | ||
| 119 | * | ||
| 120 | * The code below is only for trap level 1 CEE events, as it | ||
| 121 | * is the only situation where we can safely record and log. | ||
| 122 | * For trap level >1 we just clear the CE bit in the AFSR and | ||
| 123 | * return. | ||
| 124 | * | ||
| 125 | * This is just like __spiftire_access_error above, but it | ||
| 126 | * specifically handles correctable errors. If an | ||
| 127 | * uncorrectable error is indicated in the AFSR we will branch | ||
| 128 | * directly above to __spitfire_access_error to handle it | ||
| 129 | * instead. Uncorrectable therefore takes priority over | ||
| 130 | * correctable, and the error logging C code will notice this | ||
| 131 | * case by inspecting the trap type. | ||
| 132 | */ | ||
| 133 | .type __spitfire_cee_trap,#function | ||
| 134 | __spitfire_cee_trap: | ||
| 135 | ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR | ||
| 136 | mov 1, %g3 | ||
| 137 | sllx %g3, SFAFSR_UE_SHIFT, %g3 | ||
| 138 | andcc %g4, %g3, %g0 ! Check for UE | ||
| 139 | bne,pn %xcc, __spitfire_access_error | ||
| 140 | nop | ||
| 141 | |||
| 142 | /* Ok, in this case we only have a correctable error. | ||
| 143 | * Indicate we only wish to capture that state in register | ||
| 144 | * %g1, and we only disable CE error reporting unlike UE | ||
| 145 | * handling which disables all errors. | ||
| 146 | */ | ||
| 147 | ldxa [%g0] ASI_ESTATE_ERROR_EN, %g3 | ||
| 148 | andn %g3, ESTATE_ERR_CE, %g3 | ||
| 149 | stxa %g3, [%g0] ASI_ESTATE_ERROR_EN | ||
| 150 | membar #Sync | ||
| 151 | |||
| 152 | /* Preserve AFSR in %g4, indicate UDB state to capture in %g1 */ | ||
| 153 | ba,pt %xcc, __spitfire_cee_trap_continue | ||
| 154 | mov UDBE_CE, %g1 | ||
| 155 | .size __spitfire_cee_trap,.-__spitfire_cee_trap | ||
| 156 | |||
| 157 | .type __spitfire_data_access_exception_tl1,#function | ||
| 158 | __spitfire_data_access_exception_tl1: | ||
| 159 | rdpr %pstate, %g4 | ||
| 160 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 161 | mov TLB_SFSR, %g3 | ||
| 162 | mov DMMU_SFAR, %g5 | ||
| 163 | ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR | ||
| 164 | ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR | ||
| 165 | stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit | ||
| 166 | membar #Sync | ||
| 167 | rdpr %tt, %g3 | ||
| 168 | cmp %g3, 0x80 ! first win spill/fill trap | ||
| 169 | blu,pn %xcc, 1f | ||
| 170 | cmp %g3, 0xff ! last win spill/fill trap | ||
| 171 | bgu,pn %xcc, 1f | ||
| 172 | nop | ||
| 173 | ba,pt %xcc, winfix_dax | ||
| 174 | rdpr %tpc, %g3 | ||
| 175 | 1: sethi %hi(109f), %g7 | ||
| 176 | ba,pt %xcc, etraptl1 | ||
| 177 | 109: or %g7, %lo(109b), %g7 | ||
| 178 | mov %l4, %o1 | ||
| 179 | mov %l5, %o2 | ||
| 180 | call spitfire_data_access_exception_tl1 | ||
| 181 | add %sp, PTREGS_OFF, %o0 | ||
| 182 | ba,pt %xcc, rtrap | ||
| 183 | nop | ||
| 184 | .size __spitfire_data_access_exception_tl1,.-__spitfire_data_access_exception_tl1 | ||
| 185 | |||
| 186 | .type __spitfire_data_access_exception,#function | ||
| 187 | __spitfire_data_access_exception: | ||
| 188 | rdpr %pstate, %g4 | ||
| 189 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 190 | mov TLB_SFSR, %g3 | ||
| 191 | mov DMMU_SFAR, %g5 | ||
| 192 | ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR | ||
| 193 | ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR | ||
| 194 | stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit | ||
| 195 | membar #Sync | ||
| 196 | sethi %hi(109f), %g7 | ||
| 197 | ba,pt %xcc, etrap | ||
| 198 | 109: or %g7, %lo(109b), %g7 | ||
| 199 | mov %l4, %o1 | ||
| 200 | mov %l5, %o2 | ||
| 201 | call spitfire_data_access_exception | ||
| 202 | add %sp, PTREGS_OFF, %o0 | ||
| 203 | ba,pt %xcc, rtrap | ||
| 204 | nop | ||
| 205 | .size __spitfire_data_access_exception,.-__spitfire_data_access_exception | ||
| 206 | |||
| 207 | .type __spitfire_insn_access_exception_tl1,#function | ||
| 208 | __spitfire_insn_access_exception_tl1: | ||
| 209 | rdpr %pstate, %g4 | ||
| 210 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 211 | mov TLB_SFSR, %g3 | ||
| 212 | ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR | ||
| 213 | rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC | ||
| 214 | stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit | ||
| 215 | membar #Sync | ||
| 216 | sethi %hi(109f), %g7 | ||
| 217 | ba,pt %xcc, etraptl1 | ||
| 218 | 109: or %g7, %lo(109b), %g7 | ||
| 219 | mov %l4, %o1 | ||
| 220 | mov %l5, %o2 | ||
| 221 | call spitfire_insn_access_exception_tl1 | ||
| 222 | add %sp, PTREGS_OFF, %o0 | ||
| 223 | ba,pt %xcc, rtrap | ||
| 224 | nop | ||
| 225 | .size __spitfire_insn_access_exception_tl1,.-__spitfire_insn_access_exception_tl1 | ||
| 226 | |||
| 227 | .type __spitfire_insn_access_exception,#function | ||
| 228 | __spitfire_insn_access_exception: | ||
| 229 | rdpr %pstate, %g4 | ||
| 230 | wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate | ||
| 231 | mov TLB_SFSR, %g3 | ||
| 232 | ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR | ||
| 233 | rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC | ||
| 234 | stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit | ||
| 235 | membar #Sync | ||
| 236 | sethi %hi(109f), %g7 | ||
| 237 | ba,pt %xcc, etrap | ||
| 238 | 109: or %g7, %lo(109b), %g7 | ||
| 239 | mov %l4, %o1 | ||
| 240 | mov %l5, %o2 | ||
| 241 | call spitfire_insn_access_exception | ||
| 242 | add %sp, PTREGS_OFF, %o0 | ||
| 243 | ba,pt %xcc, rtrap | ||
| 244 | nop | ||
| 245 | .size __spitfire_insn_access_exception,.-__spitfire_insn_access_exception | ||
diff --git a/arch/sparc64/kernel/syscalls.S b/arch/sparc64/kernel/syscalls.S new file mode 100644 index 000000000000..db19ed67acf6 --- /dev/null +++ b/arch/sparc64/kernel/syscalls.S | |||
| @@ -0,0 +1,279 @@ | |||
| 1 | /* SunOS's execv() call only specifies the argv argument, the | ||
| 2 | * environment settings are the same as the calling processes. | ||
| 3 | */ | ||
| 4 | sys_execve: | ||
| 5 | sethi %hi(sparc_execve), %g1 | ||
| 6 | ba,pt %xcc, execve_merge | ||
| 7 | or %g1, %lo(sparc_execve), %g1 | ||
| 8 | |||
| 9 | #ifdef CONFIG_COMPAT | ||
| 10 | sunos_execv: | ||
| 11 | stx %g0, [%sp + PTREGS_OFF + PT_V9_I2] | ||
| 12 | sys32_execve: | ||
| 13 | sethi %hi(sparc32_execve), %g1 | ||
| 14 | or %g1, %lo(sparc32_execve), %g1 | ||
| 15 | #endif | ||
| 16 | |||
| 17 | execve_merge: | ||
| 18 | flushw | ||
| 19 | jmpl %g1, %g0 | ||
| 20 | add %sp, PTREGS_OFF, %o0 | ||
| 21 | |||
| 22 | .align 32 | ||
| 23 | sys_pipe: | ||
| 24 | ba,pt %xcc, sparc_pipe | ||
| 25 | add %sp, PTREGS_OFF, %o0 | ||
| 26 | sys_nis_syscall: | ||
| 27 | ba,pt %xcc, c_sys_nis_syscall | ||
| 28 | add %sp, PTREGS_OFF, %o0 | ||
| 29 | sys_memory_ordering: | ||
| 30 | ba,pt %xcc, sparc_memory_ordering | ||
| 31 | add %sp, PTREGS_OFF, %o1 | ||
| 32 | sys_sigaltstack: | ||
| 33 | ba,pt %xcc, do_sigaltstack | ||
| 34 | add %i6, STACK_BIAS, %o2 | ||
| 35 | #ifdef CONFIG_COMPAT | ||
| 36 | sys32_sigstack: | ||
| 37 | ba,pt %xcc, do_sys32_sigstack | ||
| 38 | mov %i6, %o2 | ||
| 39 | sys32_sigaltstack: | ||
| 40 | ba,pt %xcc, do_sys32_sigaltstack | ||
| 41 | mov %i6, %o2 | ||
| 42 | #endif | ||
| 43 | .align 32 | ||
| 44 | #ifdef CONFIG_COMPAT | ||
| 45 | sys32_sigreturn: | ||
| 46 | add %sp, PTREGS_OFF, %o0 | ||
| 47 | call do_sigreturn32 | ||
| 48 | add %o7, 1f-.-4, %o7 | ||
| 49 | nop | ||
| 50 | #endif | ||
| 51 | sys_rt_sigreturn: | ||
| 52 | add %sp, PTREGS_OFF, %o0 | ||
| 53 | call do_rt_sigreturn | ||
| 54 | add %o7, 1f-.-4, %o7 | ||
| 55 | nop | ||
| 56 | #ifdef CONFIG_COMPAT | ||
| 57 | sys32_rt_sigreturn: | ||
| 58 | add %sp, PTREGS_OFF, %o0 | ||
| 59 | call do_rt_sigreturn32 | ||
| 60 | add %o7, 1f-.-4, %o7 | ||
| 61 | nop | ||
| 62 | #endif | ||
| 63 | .align 32 | ||
| 64 | 1: ldx [%g6 + TI_FLAGS], %l5 | ||
| 65 | andcc %l5, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 66 | be,pt %icc, rtrap | ||
| 67 | nop | ||
| 68 | add %sp, PTREGS_OFF, %o0 | ||
| 69 | call syscall_trace | ||
| 70 | mov 1, %o1 | ||
| 71 | ba,pt %xcc, rtrap | ||
| 72 | nop | ||
| 73 | |||
| 74 | /* This is how fork() was meant to be done, 8 instruction entry. | ||
| 75 | * | ||
| 76 | * I questioned the following code briefly, let me clear things | ||
| 77 | * up so you must not reason on it like I did. | ||
| 78 | * | ||
| 79 | * Know the fork_kpsr etc. we use in the sparc32 port? We don't | ||
| 80 | * need it here because the only piece of window state we copy to | ||
| 81 | * the child is the CWP register. Even if the parent sleeps, | ||
| 82 | * we are safe because we stuck it into pt_regs of the parent | ||
| 83 | * so it will not change. | ||
| 84 | * | ||
| 85 | * XXX This raises the question, whether we can do the same on | ||
| 86 | * XXX sparc32 to get rid of fork_kpsr _and_ fork_kwim. The | ||
| 87 | * XXX answer is yes. We stick fork_kpsr in UREG_G0 and | ||
| 88 | * XXX fork_kwim in UREG_G1 (global registers are considered | ||
| 89 | * XXX volatile across a system call in the sparc ABI I think | ||
| 90 | * XXX if it isn't we can use regs->y instead, anyone who depends | ||
| 91 | * XXX upon the Y register being preserved across a fork deserves | ||
| 92 | * XXX to lose). | ||
| 93 | * | ||
| 94 | * In fact we should take advantage of that fact for other things | ||
| 95 | * during system calls... | ||
| 96 | */ | ||
| 97 | .align 32 | ||
| 98 | sys_vfork: /* Under Linux, vfork and fork are just special cases of clone. */ | ||
| 99 | sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0 | ||
| 100 | or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0 | ||
| 101 | ba,pt %xcc, sys_clone | ||
| 102 | sys_fork: | ||
| 103 | clr %o1 | ||
| 104 | mov SIGCHLD, %o0 | ||
| 105 | sys_clone: | ||
| 106 | flushw | ||
| 107 | movrz %o1, %fp, %o1 | ||
| 108 | mov 0, %o3 | ||
| 109 | ba,pt %xcc, sparc_do_fork | ||
| 110 | add %sp, PTREGS_OFF, %o2 | ||
| 111 | |||
| 112 | .globl ret_from_syscall | ||
| 113 | ret_from_syscall: | ||
| 114 | /* Clear current_thread_info()->new_child, and | ||
| 115 | * check performance counter stuff too. | ||
| 116 | */ | ||
| 117 | stb %g0, [%g6 + TI_NEW_CHILD] | ||
| 118 | ldx [%g6 + TI_FLAGS], %l0 | ||
| 119 | call schedule_tail | ||
| 120 | mov %g7, %o0 | ||
| 121 | andcc %l0, _TIF_PERFCTR, %g0 | ||
| 122 | be,pt %icc, 1f | ||
| 123 | nop | ||
| 124 | ldx [%g6 + TI_PCR], %o7 | ||
| 125 | wr %g0, %o7, %pcr | ||
| 126 | |||
| 127 | /* Blackbird errata workaround. See commentary in | ||
| 128 | * smp.c:smp_percpu_timer_interrupt() for more | ||
| 129 | * information. | ||
| 130 | */ | ||
| 131 | ba,pt %xcc, 99f | ||
| 132 | nop | ||
| 133 | |||
| 134 | .align 64 | ||
| 135 | 99: wr %g0, %g0, %pic | ||
| 136 | rd %pic, %g0 | ||
| 137 | |||
| 138 | 1: ba,pt %xcc, ret_sys_call | ||
| 139 | ldx [%sp + PTREGS_OFF + PT_V9_I0], %o0 | ||
| 140 | |||
| 141 | .globl sparc_exit | ||
| 142 | .type sparc_exit,#function | ||
| 143 | sparc_exit: | ||
| 144 | rdpr %pstate, %g2 | ||
| 145 | wrpr %g2, PSTATE_IE, %pstate | ||
| 146 | rdpr %otherwin, %g1 | ||
| 147 | rdpr %cansave, %g3 | ||
| 148 | add %g3, %g1, %g3 | ||
| 149 | wrpr %g3, 0x0, %cansave | ||
| 150 | wrpr %g0, 0x0, %otherwin | ||
| 151 | wrpr %g2, 0x0, %pstate | ||
| 152 | ba,pt %xcc, sys_exit | ||
| 153 | stb %g0, [%g6 + TI_WSAVED] | ||
| 154 | .size sparc_exit,.-sparc_exit | ||
| 155 | |||
| 156 | linux_sparc_ni_syscall: | ||
| 157 | sethi %hi(sys_ni_syscall), %l7 | ||
| 158 | ba,pt %xcc, 4f | ||
| 159 | or %l7, %lo(sys_ni_syscall), %l7 | ||
| 160 | |||
| 161 | linux_syscall_trace32: | ||
| 162 | add %sp, PTREGS_OFF, %o0 | ||
| 163 | call syscall_trace | ||
| 164 | clr %o1 | ||
| 165 | srl %i0, 0, %o0 | ||
| 166 | srl %i4, 0, %o4 | ||
| 167 | srl %i1, 0, %o1 | ||
| 168 | srl %i2, 0, %o2 | ||
| 169 | ba,pt %xcc, 2f | ||
| 170 | srl %i3, 0, %o3 | ||
| 171 | |||
| 172 | linux_syscall_trace: | ||
| 173 | add %sp, PTREGS_OFF, %o0 | ||
| 174 | call syscall_trace | ||
| 175 | clr %o1 | ||
| 176 | mov %i0, %o0 | ||
| 177 | mov %i1, %o1 | ||
| 178 | mov %i2, %o2 | ||
| 179 | mov %i3, %o3 | ||
| 180 | b,pt %xcc, 2f | ||
| 181 | mov %i4, %o4 | ||
| 182 | |||
| 183 | |||
| 184 | /* Linux 32-bit system calls enter here... */ | ||
| 185 | .align 32 | ||
| 186 | .globl linux_sparc_syscall32 | ||
| 187 | linux_sparc_syscall32: | ||
| 188 | /* Direct access to user regs, much faster. */ | ||
| 189 | cmp %g1, NR_SYSCALLS ! IEU1 Group | ||
| 190 | bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI | ||
| 191 | srl %i0, 0, %o0 ! IEU0 | ||
| 192 | sll %g1, 2, %l4 ! IEU0 Group | ||
| 193 | srl %i4, 0, %o4 ! IEU1 | ||
| 194 | lduw [%l7 + %l4], %l7 ! Load | ||
| 195 | srl %i1, 0, %o1 ! IEU0 Group | ||
| 196 | ldx [%g6 + TI_FLAGS], %l0 ! Load | ||
| 197 | |||
| 198 | srl %i5, 0, %o5 ! IEU1 | ||
| 199 | srl %i2, 0, %o2 ! IEU0 Group | ||
| 200 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 201 | bne,pn %icc, linux_syscall_trace32 ! CTI | ||
| 202 | mov %i0, %l5 ! IEU1 | ||
| 203 | call %l7 ! CTI Group brk forced | ||
| 204 | srl %i3, 0, %o3 ! IEU0 | ||
| 205 | ba,a,pt %xcc, 3f | ||
| 206 | |||
| 207 | /* Linux native system calls enter here... */ | ||
| 208 | .align 32 | ||
| 209 | .globl linux_sparc_syscall | ||
| 210 | linux_sparc_syscall: | ||
| 211 | /* Direct access to user regs, much faster. */ | ||
| 212 | cmp %g1, NR_SYSCALLS ! IEU1 Group | ||
| 213 | bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI | ||
| 214 | mov %i0, %o0 ! IEU0 | ||
| 215 | sll %g1, 2, %l4 ! IEU0 Group | ||
| 216 | mov %i1, %o1 ! IEU1 | ||
| 217 | lduw [%l7 + %l4], %l7 ! Load | ||
| 218 | 4: mov %i2, %o2 ! IEU0 Group | ||
| 219 | ldx [%g6 + TI_FLAGS], %l0 ! Load | ||
| 220 | |||
| 221 | mov %i3, %o3 ! IEU1 | ||
| 222 | mov %i4, %o4 ! IEU0 Group | ||
| 223 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0 | ||
| 224 | bne,pn %icc, linux_syscall_trace ! CTI Group | ||
| 225 | mov %i0, %l5 ! IEU0 | ||
| 226 | 2: call %l7 ! CTI Group brk forced | ||
| 227 | mov %i5, %o5 ! IEU0 | ||
| 228 | nop | ||
| 229 | |||
| 230 | 3: stx %o0, [%sp + PTREGS_OFF + PT_V9_I0] | ||
| 231 | ret_sys_call: | ||
| 232 | ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %g3 | ||
| 233 | ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %l1 ! pc = npc | ||
| 234 | sra %o0, 0, %o0 | ||
| 235 | mov %ulo(TSTATE_XCARRY | TSTATE_ICARRY), %g2 | ||
| 236 | sllx %g2, 32, %g2 | ||
| 237 | |||
| 238 | /* Check if force_successful_syscall_return() | ||
| 239 | * was invoked. | ||
| 240 | */ | ||
| 241 | ldub [%g6 + TI_SYS_NOERROR], %l2 | ||
| 242 | brnz,a,pn %l2, 80f | ||
| 243 | stb %g0, [%g6 + TI_SYS_NOERROR] | ||
| 244 | |||
| 245 | cmp %o0, -ERESTART_RESTARTBLOCK | ||
| 246 | bgeu,pn %xcc, 1f | ||
| 247 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6 | ||
| 248 | 80: | ||
| 249 | /* System call success, clear Carry condition code. */ | ||
| 250 | andn %g3, %g2, %g3 | ||
| 251 | stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE] | ||
| 252 | bne,pn %icc, linux_syscall_trace2 | ||
| 253 | add %l1, 0x4, %l2 ! npc = npc+4 | ||
| 254 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 255 | ba,pt %xcc, rtrap | ||
| 256 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
| 257 | |||
| 258 | 1: | ||
| 259 | /* System call failure, set Carry condition code. | ||
| 260 | * Also, get abs(errno) to return to the process. | ||
| 261 | */ | ||
| 262 | andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6 | ||
| 263 | sub %g0, %o0, %o0 | ||
| 264 | or %g3, %g2, %g3 | ||
| 265 | stx %o0, [%sp + PTREGS_OFF + PT_V9_I0] | ||
| 266 | stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE] | ||
| 267 | bne,pn %icc, linux_syscall_trace2 | ||
| 268 | add %l1, 0x4, %l2 ! npc = npc+4 | ||
| 269 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 270 | |||
| 271 | b,pt %xcc, rtrap | ||
| 272 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
| 273 | linux_syscall_trace2: | ||
| 274 | add %sp, PTREGS_OFF, %o0 | ||
| 275 | call syscall_trace | ||
| 276 | mov 1, %o1 | ||
| 277 | stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC] | ||
| 278 | ba,pt %xcc, rtrap | ||
| 279 | stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC] | ||
diff --git a/arch/sparc64/kernel/utrap.S b/arch/sparc64/kernel/utrap.S new file mode 100644 index 000000000000..b7f0f3f3a909 --- /dev/null +++ b/arch/sparc64/kernel/utrap.S | |||
| @@ -0,0 +1,29 @@ | |||
| 1 | .globl utrap_trap | ||
| 2 | .type utrap_trap,#function | ||
| 3 | utrap_trap: /* %g3=handler,%g4=level */ | ||
| 4 | TRAP_LOAD_THREAD_REG(%g6, %g1) | ||
| 5 | ldx [%g6 + TI_UTRAPS], %g1 | ||
| 6 | brnz,pt %g1, invoke_utrap | ||
| 7 | nop | ||
| 8 | |||
| 9 | ba,pt %xcc, etrap | ||
| 10 | rd %pc, %g7 | ||
| 11 | mov %l4, %o1 | ||
| 12 | call bad_trap | ||
| 13 | add %sp, PTREGS_OFF, %o0 | ||
| 14 | ba,pt %xcc, rtrap | ||
| 15 | nop | ||
| 16 | |||
| 17 | invoke_utrap: | ||
| 18 | sllx %g3, 3, %g3 | ||
| 19 | ldx [%g1 + %g3], %g1 | ||
| 20 | save %sp, -128, %sp | ||
| 21 | rdpr %tstate, %l6 | ||
| 22 | rdpr %cwp, %l7 | ||
| 23 | andn %l6, TSTATE_CWP, %l6 | ||
| 24 | wrpr %l6, %l7, %tstate | ||
| 25 | rdpr %tpc, %l6 | ||
| 26 | rdpr %tnpc, %l7 | ||
| 27 | wrpr %g1, 0, %tnpc | ||
| 28 | done | ||
| 29 | .size utrap_trap,.-utrap_trap | ||
