aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorAndrew Isaacson <adi@broadcom.com>2005-10-20 02:54:43 -0400
committerRalf Baechle <ralf@linux-mips.org>2005-10-29 14:32:45 -0400
commitd121ced21d79eab7726bfe6b1e33da4ae86072c0 (patch)
treea673fe4d3e3c49179b68c3185ef331712df9e716
parent485a4a928a059a361c7363e7ce0eab330a09dbd3 (diff)
Sibyte fixes
Fix typo in cpu_probe_sibyte. Signed-Off-By: Andy Isaacson <adi@broadcom.com> Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
-rw-r--r--arch/mips/kernel/cpu-probe.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/mips/kernel/cpu-probe.c b/arch/mips/kernel/cpu-probe.c
index 72c580d94e24..f7a841573b84 100644
--- a/arch/mips/kernel/cpu-probe.c
+++ b/arch/mips/kernel/cpu-probe.c
@@ -612,7 +612,7 @@ static inline void cpu_probe_sibyte(struct cpuinfo_mips *c)
612 * cache code which eventually will be folded into c-r4k.c. Until 612 * cache code which eventually will be folded into c-r4k.c. Until
613 * then we pretend it's got it's own cache architecture. 613 * then we pretend it's got it's own cache architecture.
614 */ 614 */
615 c->options &= MIPS_CPU_4K_CACHE; 615 c->options &= ~MIPS_CPU_4K_CACHE;
616 c->options |= MIPS_CPU_SB1_CACHE; 616 c->options |= MIPS_CPU_SB1_CACHE;
617 617
618 switch (c->processor_id & 0xff00) { 618 switch (c->processor_id & 0xff00) {