aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/clk/bcm
diff options
context:
space:
mode:
authorJon Mason <jonmason@broadcom.com>2015-10-15 15:48:25 -0400
committerStephen Boyd <sboyd@codeaurora.org>2015-10-21 19:53:10 -0400
commit2dfc8a27ecfb3a54cc60376e0e7c4872934008f1 (patch)
tree27bb8c8ac130806c22cfc57ce3c242076953a09b /drivers/clk/bcm
parent1e9bc9d6369ba73885e4786b48f954f05348c3cb (diff)
clk: cygnus: Convert all macros to all caps
The macros that are being used to initialize the values of the clk structures should be all caps. Find and replace all of them with their relevant counterparts. Signed-off-by: Jon Mason <jonmason@broadcom.com> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Diffstat (limited to 'drivers/clk/bcm')
-rw-r--r--drivers/clk/bcm/clk-cygnus.c146
1 files changed, 73 insertions, 73 deletions
diff --git a/drivers/clk/bcm/clk-cygnus.c b/drivers/clk/bcm/clk-cygnus.c
index 316c60337661..aac82c671eeb 100644
--- a/drivers/clk/bcm/clk-cygnus.c
+++ b/drivers/clk/bcm/clk-cygnus.c
@@ -23,28 +23,28 @@
23#include <dt-bindings/clock/bcm-cygnus.h> 23#include <dt-bindings/clock/bcm-cygnus.h>
24#include "clk-iproc.h" 24#include "clk-iproc.h"
25 25
26#define reg_val(o, s, w) { .offset = o, .shift = s, .width = w, } 26#define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
27 27
28#define aon_val(o, pw, ps, is) { .offset = o, .pwr_width = pw, \ 28#define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
29 .pwr_shift = ps, .iso_shift = is } 29 .pwr_shift = ps, .iso_shift = is }
30 30
31#define sw_ctrl_val(o, s) { .offset = o, .shift = s, } 31#define SW_CTRL_VAL(o, s) { .offset = o, .shift = s, }
32 32
33#define asiu_div_val(o, es, hs, hw, ls, lw) \ 33#define ASIU_DIV_VAL(o, es, hs, hw, ls, lw) \
34 { .offset = o, .en_shift = es, .high_shift = hs, \ 34 { .offset = o, .en_shift = es, .high_shift = hs, \
35 .high_width = hw, .low_shift = ls, .low_width = lw } 35 .high_width = hw, .low_shift = ls, .low_width = lw }
36 36
37#define reset_val(o, rs, prs, kis, kiw, kps, kpw, kas, kaw) { .offset = o, \ 37#define RESET_VAL(o, rs, prs, kis, kiw, kps, kpw, kas, kaw) { .offset = o, \
38 .reset_shift = rs, .p_reset_shift = prs, .ki_shift = kis, \ 38 .reset_shift = rs, .p_reset_shift = prs, .ki_shift = kis, \
39 .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas, \ 39 .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas, \
40 .ka_width = kaw } 40 .ka_width = kaw }
41 41
42#define vco_ctrl_val(uo, lo) { .u_offset = uo, .l_offset = lo } 42#define VCO_CTRL_VAL(uo, lo) { .u_offset = uo, .l_offset = lo }
43 43
44#define enable_val(o, es, hs, bs) { .offset = o, .enable_shift = es, \ 44#define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
45 .hold_shift = hs, .bypass_shift = bs } 45 .hold_shift = hs, .bypass_shift = bs }
46 46
47#define asiu_gate_val(o, es) { .offset = o, .en_shift = es } 47#define ASIU_GATE_VAL(o, es) { .offset = o, .en_shift = es }
48 48
49static void __init cygnus_armpll_init(struct device_node *node) 49static void __init cygnus_armpll_init(struct device_node *node)
50{ 50{
@@ -55,52 +55,52 @@ CLK_OF_DECLARE(cygnus_armpll, "brcm,cygnus-armpll", cygnus_armpll_init);
55static const struct iproc_pll_ctrl genpll = { 55static const struct iproc_pll_ctrl genpll = {
56 .flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC | 56 .flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
57 IPROC_CLK_PLL_NEEDS_SW_CFG, 57 IPROC_CLK_PLL_NEEDS_SW_CFG,
58 .aon = aon_val(0x0, 2, 1, 0), 58 .aon = AON_VAL(0x0, 2, 1, 0),
59 .reset = reset_val(0x0, 11, 10, 4, 3, 0, 4, 7, 3), 59 .reset = RESET_VAL(0x0, 11, 10, 4, 3, 0, 4, 7, 3),
60 .sw_ctrl = sw_ctrl_val(0x10, 31), 60 .sw_ctrl = SW_CTRL_VAL(0x10, 31),
61 .ndiv_int = reg_val(0x10, 20, 10), 61 .ndiv_int = REG_VAL(0x10, 20, 10),
62 .ndiv_frac = reg_val(0x10, 0, 20), 62 .ndiv_frac = REG_VAL(0x10, 0, 20),
63 .pdiv = reg_val(0x14, 0, 4), 63 .pdiv = REG_VAL(0x14, 0, 4),
64 .vco_ctrl = vco_ctrl_val(0x18, 0x1c), 64 .vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
65 .status = reg_val(0x28, 12, 1), 65 .status = REG_VAL(0x28, 12, 1),
66}; 66};
67 67
68static const struct iproc_clk_ctrl genpll_clk[] = { 68static const struct iproc_clk_ctrl genpll_clk[] = {
69 [BCM_CYGNUS_GENPLL_AXI21_CLK] = { 69 [BCM_CYGNUS_GENPLL_AXI21_CLK] = {
70 .channel = BCM_CYGNUS_GENPLL_AXI21_CLK, 70 .channel = BCM_CYGNUS_GENPLL_AXI21_CLK,
71 .flags = IPROC_CLK_AON, 71 .flags = IPROC_CLK_AON,
72 .enable = enable_val(0x4, 6, 0, 12), 72 .enable = ENABLE_VAL(0x4, 6, 0, 12),
73 .mdiv = reg_val(0x20, 0, 8), 73 .mdiv = REG_VAL(0x20, 0, 8),
74 }, 74 },
75 [BCM_CYGNUS_GENPLL_250MHZ_CLK] = { 75 [BCM_CYGNUS_GENPLL_250MHZ_CLK] = {
76 .channel = BCM_CYGNUS_GENPLL_250MHZ_CLK, 76 .channel = BCM_CYGNUS_GENPLL_250MHZ_CLK,
77 .flags = IPROC_CLK_AON, 77 .flags = IPROC_CLK_AON,
78 .enable = enable_val(0x4, 7, 1, 13), 78 .enable = ENABLE_VAL(0x4, 7, 1, 13),
79 .mdiv = reg_val(0x20, 10, 8), 79 .mdiv = REG_VAL(0x20, 10, 8),
80 }, 80 },
81 [BCM_CYGNUS_GENPLL_IHOST_SYS_CLK] = { 81 [BCM_CYGNUS_GENPLL_IHOST_SYS_CLK] = {
82 .channel = BCM_CYGNUS_GENPLL_IHOST_SYS_CLK, 82 .channel = BCM_CYGNUS_GENPLL_IHOST_SYS_CLK,
83 .flags = IPROC_CLK_AON, 83 .flags = IPROC_CLK_AON,
84 .enable = enable_val(0x4, 8, 2, 14), 84 .enable = ENABLE_VAL(0x4, 8, 2, 14),
85 .mdiv = reg_val(0x20, 20, 8), 85 .mdiv = REG_VAL(0x20, 20, 8),
86 }, 86 },
87 [BCM_CYGNUS_GENPLL_ENET_SW_CLK] = { 87 [BCM_CYGNUS_GENPLL_ENET_SW_CLK] = {
88 .channel = BCM_CYGNUS_GENPLL_ENET_SW_CLK, 88 .channel = BCM_CYGNUS_GENPLL_ENET_SW_CLK,
89 .flags = IPROC_CLK_AON, 89 .flags = IPROC_CLK_AON,
90 .enable = enable_val(0x4, 9, 3, 15), 90 .enable = ENABLE_VAL(0x4, 9, 3, 15),
91 .mdiv = reg_val(0x24, 0, 8), 91 .mdiv = REG_VAL(0x24, 0, 8),
92 }, 92 },
93 [BCM_CYGNUS_GENPLL_AUDIO_125_CLK] = { 93 [BCM_CYGNUS_GENPLL_AUDIO_125_CLK] = {
94 .channel = BCM_CYGNUS_GENPLL_AUDIO_125_CLK, 94 .channel = BCM_CYGNUS_GENPLL_AUDIO_125_CLK,
95 .flags = IPROC_CLK_AON, 95 .flags = IPROC_CLK_AON,
96 .enable = enable_val(0x4, 10, 4, 16), 96 .enable = ENABLE_VAL(0x4, 10, 4, 16),
97 .mdiv = reg_val(0x24, 10, 8), 97 .mdiv = REG_VAL(0x24, 10, 8),
98 }, 98 },
99 [BCM_CYGNUS_GENPLL_CAN_CLK] = { 99 [BCM_CYGNUS_GENPLL_CAN_CLK] = {
100 .channel = BCM_CYGNUS_GENPLL_CAN_CLK, 100 .channel = BCM_CYGNUS_GENPLL_CAN_CLK,
101 .flags = IPROC_CLK_AON, 101 .flags = IPROC_CLK_AON,
102 .enable = enable_val(0x4, 11, 5, 17), 102 .enable = ENABLE_VAL(0x4, 11, 5, 17),
103 .mdiv = reg_val(0x24, 20, 8), 103 .mdiv = REG_VAL(0x24, 20, 8),
104 }, 104 },
105}; 105};
106 106
@@ -113,51 +113,51 @@ CLK_OF_DECLARE(cygnus_genpll, "brcm,cygnus-genpll", cygnus_genpll_clk_init);
113 113
114static const struct iproc_pll_ctrl lcpll0 = { 114static const struct iproc_pll_ctrl lcpll0 = {
115 .flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG, 115 .flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
116 .aon = aon_val(0x0, 2, 5, 4), 116 .aon = AON_VAL(0x0, 2, 5, 4),
117 .reset = reset_val(0x0, 31, 30, 27, 3, 23, 4, 19, 4), 117 .reset = RESET_VAL(0x0, 31, 30, 27, 3, 23, 4, 19, 4),
118 .sw_ctrl = sw_ctrl_val(0x4, 31), 118 .sw_ctrl = SW_CTRL_VAL(0x4, 31),
119 .ndiv_int = reg_val(0x4, 16, 10), 119 .ndiv_int = REG_VAL(0x4, 16, 10),
120 .pdiv = reg_val(0x4, 26, 4), 120 .pdiv = REG_VAL(0x4, 26, 4),
121 .vco_ctrl = vco_ctrl_val(0x10, 0x14), 121 .vco_ctrl = VCO_CTRL_VAL(0x10, 0x14),
122 .status = reg_val(0x18, 12, 1), 122 .status = REG_VAL(0x18, 12, 1),
123}; 123};
124 124
125static const struct iproc_clk_ctrl lcpll0_clk[] = { 125static const struct iproc_clk_ctrl lcpll0_clk[] = {
126 [BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK] = { 126 [BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK] = {
127 .channel = BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK, 127 .channel = BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK,
128 .flags = IPROC_CLK_AON, 128 .flags = IPROC_CLK_AON,
129 .enable = enable_val(0x0, 7, 1, 13), 129 .enable = ENABLE_VAL(0x0, 7, 1, 13),
130 .mdiv = reg_val(0x8, 0, 8), 130 .mdiv = REG_VAL(0x8, 0, 8),
131 }, 131 },
132 [BCM_CYGNUS_LCPLL0_DDR_PHY_CLK] = { 132 [BCM_CYGNUS_LCPLL0_DDR_PHY_CLK] = {
133 .channel = BCM_CYGNUS_LCPLL0_DDR_PHY_CLK, 133 .channel = BCM_CYGNUS_LCPLL0_DDR_PHY_CLK,
134 .flags = IPROC_CLK_AON, 134 .flags = IPROC_CLK_AON,
135 .enable = enable_val(0x0, 8, 2, 14), 135 .enable = ENABLE_VAL(0x0, 8, 2, 14),
136 .mdiv = reg_val(0x8, 10, 8), 136 .mdiv = REG_VAL(0x8, 10, 8),
137 }, 137 },
138 [BCM_CYGNUS_LCPLL0_SDIO_CLK] = { 138 [BCM_CYGNUS_LCPLL0_SDIO_CLK] = {
139 .channel = BCM_CYGNUS_LCPLL0_SDIO_CLK, 139 .channel = BCM_CYGNUS_LCPLL0_SDIO_CLK,
140 .flags = IPROC_CLK_AON, 140 .flags = IPROC_CLK_AON,
141 .enable = enable_val(0x0, 9, 3, 15), 141 .enable = ENABLE_VAL(0x0, 9, 3, 15),
142 .mdiv = reg_val(0x8, 20, 8), 142 .mdiv = REG_VAL(0x8, 20, 8),
143 }, 143 },
144 [BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK] = { 144 [BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK] = {
145 .channel = BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK, 145 .channel = BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK,
146 .flags = IPROC_CLK_AON, 146 .flags = IPROC_CLK_AON,
147 .enable = enable_val(0x0, 10, 4, 16), 147 .enable = ENABLE_VAL(0x0, 10, 4, 16),
148 .mdiv = reg_val(0xc, 0, 8), 148 .mdiv = REG_VAL(0xc, 0, 8),
149 }, 149 },
150 [BCM_CYGNUS_LCPLL0_SMART_CARD_CLK] = { 150 [BCM_CYGNUS_LCPLL0_SMART_CARD_CLK] = {
151 .channel = BCM_CYGNUS_LCPLL0_SMART_CARD_CLK, 151 .channel = BCM_CYGNUS_LCPLL0_SMART_CARD_CLK,
152 .flags = IPROC_CLK_AON, 152 .flags = IPROC_CLK_AON,
153 .enable = enable_val(0x0, 11, 5, 17), 153 .enable = ENABLE_VAL(0x0, 11, 5, 17),
154 .mdiv = reg_val(0xc, 10, 8), 154 .mdiv = REG_VAL(0xc, 10, 8),
155 }, 155 },
156 [BCM_CYGNUS_LCPLL0_CH5_UNUSED] = { 156 [BCM_CYGNUS_LCPLL0_CH5_UNUSED] = {
157 .channel = BCM_CYGNUS_LCPLL0_CH5_UNUSED, 157 .channel = BCM_CYGNUS_LCPLL0_CH5_UNUSED,
158 .flags = IPROC_CLK_AON, 158 .flags = IPROC_CLK_AON,
159 .enable = enable_val(0x0, 12, 6, 18), 159 .enable = ENABLE_VAL(0x0, 12, 6, 18),
160 .mdiv = reg_val(0xc, 20, 8), 160 .mdiv = REG_VAL(0xc, 20, 8),
161 }, 161 },
162}; 162};
163 163
@@ -189,52 +189,52 @@ static const struct iproc_pll_vco_param mipipll_vco_params[] = {
189static const struct iproc_pll_ctrl mipipll = { 189static const struct iproc_pll_ctrl mipipll = {
190 .flags = IPROC_CLK_PLL_ASIU | IPROC_CLK_PLL_HAS_NDIV_FRAC | 190 .flags = IPROC_CLK_PLL_ASIU | IPROC_CLK_PLL_HAS_NDIV_FRAC |
191 IPROC_CLK_NEEDS_READ_BACK, 191 IPROC_CLK_NEEDS_READ_BACK,
192 .aon = aon_val(0x0, 4, 17, 16), 192 .aon = AON_VAL(0x0, 4, 17, 16),
193 .asiu = asiu_gate_val(0x0, 3), 193 .asiu = ASIU_GATE_VAL(0x0, 3),
194 .reset = reset_val(0x0, 11, 10, 4, 3, 0, 4, 7, 4), 194 .reset = RESET_VAL(0x0, 11, 10, 4, 3, 0, 4, 7, 4),
195 .ndiv_int = reg_val(0x10, 20, 10), 195 .ndiv_int = REG_VAL(0x10, 20, 10),
196 .ndiv_frac = reg_val(0x10, 0, 20), 196 .ndiv_frac = REG_VAL(0x10, 0, 20),
197 .pdiv = reg_val(0x14, 0, 4), 197 .pdiv = REG_VAL(0x14, 0, 4),
198 .vco_ctrl = vco_ctrl_val(0x18, 0x1c), 198 .vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
199 .status = reg_val(0x28, 12, 1), 199 .status = REG_VAL(0x28, 12, 1),
200}; 200};
201 201
202static const struct iproc_clk_ctrl mipipll_clk[] = { 202static const struct iproc_clk_ctrl mipipll_clk[] = {
203 [BCM_CYGNUS_MIPIPLL_CH0_UNUSED] = { 203 [BCM_CYGNUS_MIPIPLL_CH0_UNUSED] = {
204 .channel = BCM_CYGNUS_MIPIPLL_CH0_UNUSED, 204 .channel = BCM_CYGNUS_MIPIPLL_CH0_UNUSED,
205 .flags = IPROC_CLK_NEEDS_READ_BACK, 205 .flags = IPROC_CLK_NEEDS_READ_BACK,
206 .enable = enable_val(0x4, 12, 6, 18), 206 .enable = ENABLE_VAL(0x4, 12, 6, 18),
207 .mdiv = reg_val(0x20, 0, 8), 207 .mdiv = REG_VAL(0x20, 0, 8),
208 }, 208 },
209 [BCM_CYGNUS_MIPIPLL_CH1_LCD] = { 209 [BCM_CYGNUS_MIPIPLL_CH1_LCD] = {
210 .channel = BCM_CYGNUS_MIPIPLL_CH1_LCD, 210 .channel = BCM_CYGNUS_MIPIPLL_CH1_LCD,
211 .flags = IPROC_CLK_NEEDS_READ_BACK, 211 .flags = IPROC_CLK_NEEDS_READ_BACK,
212 .enable = enable_val(0x4, 13, 7, 19), 212 .enable = ENABLE_VAL(0x4, 13, 7, 19),
213 .mdiv = reg_val(0x20, 10, 8), 213 .mdiv = REG_VAL(0x20, 10, 8),
214 }, 214 },
215 [BCM_CYGNUS_MIPIPLL_CH2_V3D] = { 215 [BCM_CYGNUS_MIPIPLL_CH2_V3D] = {
216 .channel = BCM_CYGNUS_MIPIPLL_CH2_V3D, 216 .channel = BCM_CYGNUS_MIPIPLL_CH2_V3D,
217 .flags = IPROC_CLK_NEEDS_READ_BACK, 217 .flags = IPROC_CLK_NEEDS_READ_BACK,
218 .enable = enable_val(0x4, 14, 8, 20), 218 .enable = ENABLE_VAL(0x4, 14, 8, 20),
219 .mdiv = reg_val(0x20, 20, 8), 219 .mdiv = REG_VAL(0x20, 20, 8),
220 }, 220 },
221 [BCM_CYGNUS_MIPIPLL_CH3_UNUSED] = { 221 [BCM_CYGNUS_MIPIPLL_CH3_UNUSED] = {
222 .channel = BCM_CYGNUS_MIPIPLL_CH3_UNUSED, 222 .channel = BCM_CYGNUS_MIPIPLL_CH3_UNUSED,
223 .flags = IPROC_CLK_NEEDS_READ_BACK, 223 .flags = IPROC_CLK_NEEDS_READ_BACK,
224 .enable = enable_val(0x4, 15, 9, 21), 224 .enable = ENABLE_VAL(0x4, 15, 9, 21),
225 .mdiv = reg_val(0x24, 0, 8), 225 .mdiv = REG_VAL(0x24, 0, 8),
226 }, 226 },
227 [BCM_CYGNUS_MIPIPLL_CH4_UNUSED] = { 227 [BCM_CYGNUS_MIPIPLL_CH4_UNUSED] = {
228 .channel = BCM_CYGNUS_MIPIPLL_CH4_UNUSED, 228 .channel = BCM_CYGNUS_MIPIPLL_CH4_UNUSED,
229 .flags = IPROC_CLK_NEEDS_READ_BACK, 229 .flags = IPROC_CLK_NEEDS_READ_BACK,
230 .enable = enable_val(0x4, 16, 10, 22), 230 .enable = ENABLE_VAL(0x4, 16, 10, 22),
231 .mdiv = reg_val(0x24, 10, 8), 231 .mdiv = REG_VAL(0x24, 10, 8),
232 }, 232 },
233 [BCM_CYGNUS_MIPIPLL_CH5_UNUSED] = { 233 [BCM_CYGNUS_MIPIPLL_CH5_UNUSED] = {
234 .channel = BCM_CYGNUS_MIPIPLL_CH5_UNUSED, 234 .channel = BCM_CYGNUS_MIPIPLL_CH5_UNUSED,
235 .flags = IPROC_CLK_NEEDS_READ_BACK, 235 .flags = IPROC_CLK_NEEDS_READ_BACK,
236 .enable = enable_val(0x4, 17, 11, 23), 236 .enable = ENABLE_VAL(0x4, 17, 11, 23),
237 .mdiv = reg_val(0x24, 20, 8), 237 .mdiv = REG_VAL(0x24, 20, 8),
238 }, 238 },
239}; 239};
240 240
@@ -247,15 +247,15 @@ static void __init cygnus_mipipll_clk_init(struct device_node *node)
247CLK_OF_DECLARE(cygnus_mipipll, "brcm,cygnus-mipipll", cygnus_mipipll_clk_init); 247CLK_OF_DECLARE(cygnus_mipipll, "brcm,cygnus-mipipll", cygnus_mipipll_clk_init);
248 248
249static const struct iproc_asiu_div asiu_div[] = { 249static const struct iproc_asiu_div asiu_div[] = {
250 [BCM_CYGNUS_ASIU_KEYPAD_CLK] = asiu_div_val(0x0, 31, 16, 10, 0, 10), 250 [BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_DIV_VAL(0x0, 31, 16, 10, 0, 10),
251 [BCM_CYGNUS_ASIU_ADC_CLK] = asiu_div_val(0x4, 31, 16, 10, 0, 10), 251 [BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_DIV_VAL(0x4, 31, 16, 10, 0, 10),
252 [BCM_CYGNUS_ASIU_PWM_CLK] = asiu_div_val(0x8, 31, 16, 10, 0, 10), 252 [BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_DIV_VAL(0x8, 31, 16, 10, 0, 10),
253}; 253};
254 254
255static const struct iproc_asiu_gate asiu_gate[] = { 255static const struct iproc_asiu_gate asiu_gate[] = {
256 [BCM_CYGNUS_ASIU_KEYPAD_CLK] = asiu_gate_val(0x0, 7), 256 [BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_GATE_VAL(0x0, 7),
257 [BCM_CYGNUS_ASIU_ADC_CLK] = asiu_gate_val(0x0, 9), 257 [BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_GATE_VAL(0x0, 9),
258 [BCM_CYGNUS_ASIU_PWM_CLK] = asiu_gate_val(IPROC_CLK_INVALID_OFFSET, 0), 258 [BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_GATE_VAL(IPROC_CLK_INVALID_OFFSET, 0),
259}; 259};
260 260
261static void __init cygnus_asiu_init(struct device_node *node) 261static void __init cygnus_asiu_init(struct device_node *node)